MPC9773中文資料3.3V 1:12 LVCMOS PLL Clock Generator數(shù)據(jù)手冊(cè)Renesas規(guī)格書(shū)

廠商型號(hào) |
MPC9773 |
功能描述 | 3.3V 1:12 LVCMOS PLL Clock Generator |
制造商 | Renesas Renesas Technology Corp |
中文名稱 | 瑞薩 瑞薩科技有限公司 |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-9-13 18:36:00 |
人工找貨 | MPC9773價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
MPC9773規(guī)格書(shū)詳情
描述 Description
The MPC9773 utilizes PLL technology to frequency lock its outputs onto an input reference clock. Normal operation of the MPC9773 requires the connection of the PLL feedback output QFB to feedback input FB_IN to close the PLL feedback path. The reference clock frequency and the divider for the feedback path determine the VCO frequency. Both must be selected to match the VCO frequency range. The MPC9773 features an extensive level of frequency programmability between the 12 outputs as well as the output to input relationships, for instance 1:1, 2:1, 3:1, 3:2, 4:1, 4:3, 5:1, 5:2, 5:3, 5:4, 5:6, 6:1, 8:1 and 8:3.The QSYNC output will indicate when the coincident rising edges of the above relationships will occur. The selectability of the feedback frequency is independent of the output frequencies. This allows for very flexible programming of the input reference versus output frequency relationship. The output frequencies can be either odd or even multiples of the input reference. In addition, the output frequency can be less than the input frequency for applications where a frequency needs to be reduced by a nonbinary factor. The MPC9773 also supports the 180° phase shift of one of its output banks with respect to the other output banks. The QSYNC outputs reflect the phase relationship between the QA and QC outputs and can be used for the generation of system baseline timing signals. The REF_SEL pin selects the LVPECL or the LVCMOS compatible inputs as the reference clock signal. Two alternative LVCMOS compatible clock inputs are provided for clock redundancy support. The PLL_EN control selects the PLL bypass configuration for test and diagnosis. In this configuration, the selected input reference clock is routed directly to the output dividers, bypassing the PLL. The PLL bypass is fully static and the minimum clock frequency specification and all other PLL characteristics do not apply. The outputs can be individually disabled (stopped in logic low state) by programming the serial CLOCK_STOP interface of the MPC9773. The MPC9773 has an internal power-on reset. The MPC9773 is fully 3.3 V compatible and requires no external loop filter components. All inputs (except PCLK) accept LVCMOS signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50 Ω transmission LVCMOS signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50 Ω transmission lines. For series terminated transmission lines, each of the MPC9773 outputs can drive one or two traces, giving the devices an effective fanout of 1:24. The device is pin and function compatible to the MPC973 and is packaged in a 52-lead LQFP package.
特性 Features
1:12 PLL based low-voltage clock generator
3.3 V power supply
Internal power-on reset
Generates clock signals up to 242.5 MHz
Maximum output skew of 250 ps
Differential PECL reference clock input
Two LVCMOS PLL reference clock inputs
External PLL feedback supports zero-delay capability
Various feedback and output dividers (refer to Application Section)
Supports up to three individual generated output clock frequencies
Synchronous output clock stop circuitry for each individual output for powerdown support
Drives up to 24 clock lines
Ambient temperature range -40°C to +85°C
Pin and function compatible to the MPC973
52-lead Pb-free package available
技術(shù)參數(shù)
- 型號(hào):
MPC9773
- 制造商:
FREESCALE
- 制造商全稱:
Freescale Semiconductor, Inc
- 功能描述:
3.3 V
- 1:
12 LVCMOS PLL Clock Generator
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
恩XP |
22+ |
52LQFP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
IDT |
2450+ |
QFP-52L |
9850 |
只做原廠原裝正品現(xiàn)貨或訂貨假一賠十! |
詢價(jià) | ||
FREESCALE/飛思卡爾 |
21+ |
LQFP |
2366 |
百域芯優(yōu)勢(shì) 實(shí)單必成 可開(kāi)13點(diǎn)增值稅 |
詢價(jià) | ||
FREESCAL |
23+ |
BGAQFP |
8659 |
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì). |
詢價(jià) | ||
MOTOROLA |
25+23+ |
TQFP |
35430 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
IDT |
25+ |
LQFP52 |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售! |
詢價(jià) | ||
FREESCALE |
23+ |
52-LQFP |
7560 |
全新原裝!Freescale優(yōu)勢(shì)供貨渠道!特價(jià)!請(qǐng)放心訂購(gòu)! |
詢價(jià) | ||
FREESCALE |
23+ |
QFP |
98900 |
原廠原裝正品現(xiàn)貨!! |
詢價(jià) | ||
IDT |
08+ |
QFP |
50 |
一級(jí)代理,專注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
IDT |
原廠封裝 |
9800 |
原裝進(jìn)口公司現(xiàn)貨假一賠百 |
詢價(jià) |