最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>MPC9658>規(guī)格書詳情

MPC9658中文資料LVCMOS Clock Generator數據手冊Renesas規(guī)格書

PDF無圖
廠商型號

MPC9658

功能描述

LVCMOS Clock Generator

制造商

Renesas Renesas Technology Corp

中文名稱

瑞薩 瑞薩科技有限公司

數據手冊

下載地址下載地址二

更新時間

2025-9-13 18:36:00

人工找貨

MPC9658價格和庫存,歡迎聯(lián)系客服免費人工找貨

MPC9658規(guī)格書詳情

描述 Description

The MPC9658 utilizes PLL technology to frequency lock its outputs onto an input reference clock. Normal operation of the MPC9658 requires the connection of the QFB output to the feedback input to close the PLL feedback path (external feedback). With the PLL locked, the output frequency is equal to the reference frequency of the device and VCO_SEL selects the operating frequency range of 50 to 125 MHz or 100 to 250 MHz. The two available post-PLL dividers selected by VCO_SEL (divide-by-2 or divide-by-4) and the reference clock frequency determine the VCO frequency. Both must be selected to match the VCO frequency range. The internal VCO of the MPC9658 is running at either 2x or 4x of the reference clock frequency. The MPC9658 has a differential LVPECL reference input along with an external feedback input. The MPC9658 is ideal for use as a zero delay, low skew fanout buffer. The device performance has been tuned and optimized for zero delay performance. The PLL_EN and BYPASS controls select the PLL bypass configuration for test and diagnosis. In this configuration, the selected input reference clock is bypassing the PLL and routed either to the output dividers or directly to the outputs. The PLL bypass configurations are fully static and the minimum clock frequency specification and all other PLL characteristics do not apply. The outputs can be disabled (high-impedance) and the device reset by asserting the MR/OE pin. Asserting MR/OE also causes the PLL to loose lock due to missing feedback signal presence at FB_IN. Deasserting MR/OE will enable the outputs and close the phase locked loop, enabling the PLL to recover to normal operation. The MPC9658 is fully 3.3 V compatible and requires no external loop filter components. The inputs (except PCLK) accept LVCMOS except signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50 ? transmission lines. For series terminated transmission lines, each of the MPC9658 outputs can drive one or two traces giving the devices an effective fanout of 1:16. The device is packaged in a 7x7 mm2 32-lead LQFP package.

特性 Features

Low based low-voltage clock generator
Supports zero-delay operation
3.3 V power supply
Generates clock signals up to 250 MHz
Maximum output skew of 120 ps
Differential LVPECL reference clock input
External PLL feedback
Drives up to 20 clock lines
32-lead LQFP packaging
32-lead Pb-free Package Available
Pin and function compatible to the MPC958

技術參數

  • 型號:

    MPC9658

  • 制造商:

    MOTOROLA

  • 制造商全稱:

    Motorola, Inc

  • 功能描述:

    3.3V

  • 1:

    10 LVCMOS PLL Clock Generator

供應商 型號 品牌 批號 封裝 庫存 備注 價格
恩XP
22+
32LQFP
9000
原廠渠道,現(xiàn)貨配單
詢價
M
2450+
QFP
9850
只做原廠原裝正品現(xiàn)貨或訂貨假一賠十!
詢價
FREESCAL
23+
BGAQFP
8659
原裝公司現(xiàn)貨!原裝正品價格優(yōu)勢.
詢價
MOTOROLA
25+
QFP
4500
全新原裝、誠信經營、公司現(xiàn)貨銷售!
詢價
FREESCALE
23+
32-LQFP
8600
全新原裝!Freescale優(yōu)勢供貨渠道!特價!請放心訂購!
詢價
24+
5000
公司存貨
詢價
MOTOROLA
0050+
TQFP52
45
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價
ON/安森美
22+
QFP
15330
原裝正品
詢價
MOTOROLA
16+
TQFP
985
進口原裝現(xiàn)貨/價格優(yōu)勢!
詢價
MOTOROLA/摩托羅拉
2447
QFP
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價