最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁 >MPC9773>規(guī)格書列表

零件型號下載 訂購功能描述制造商 上傳企業(yè)LOGO

MPC9773

3.3 V 1:12 LVCMOS PLL Clock Generator

Features ?1:12PLLbasedlow-voltageclockgenerator ?3.3Vpowersupply ?Internalpower-onreset ?Generatesclocksignalsupto242.5MHz ?Maximumoutputskewof250ps ?DifferentialPECLreferenceclockinput ?TwoLVCMOSPLLreferenceclockinputs ?ExternalPLLfeedbacksupports

RENESASRenesas Technology Corp

瑞薩瑞薩科技有限公司

MPC9773

3.3V 1:12 LVCMOS PLL Clock Generator; 1:12 PLL based low-voltage clock generator\n3.3 V power supply\nInternal power-on reset\nGenerates clock signals up to 242.5 MHz\nMaximum output skew of 250 ps\nDifferential PECL reference clock input\nTwo LVCMOS PLL reference clock inputs\nExternal PLL feedback supports zero-delay capability\nVarious feedback and output dividers (refer to Application Section)\nSupports up to three individual generated output clock frequencies\nSynchronous output clock stop circuitry for each individual output for powerdown support\nDrives up to 24 clock lines\nAmbient temperature range -40°C to +85°C\nPin and function compatible to the MPC973\n52-lead Pb-free package available;

The MPC9773 utilizes PLL technology to frequency lock its outputs onto an input reference clock. Normal operation of the MPC9773 requires the connection of the PLL feedback output QFB to feedback input FB_IN to close the PLL feedback path. The reference clock frequency and the divider for the feedback path determine the VCO frequency. Both must be selected to match the VCO frequency range. The MPC9773 features an extensive level of frequency programmability between the 12 outputs as well as the output to input relationships, for instance 1:1, 2:1, 3:1, 3:2, 4:1, 4:3, 5:1, 5:2, 5:3, 5:4, 5:6, 6:1, 8:1 and 8:3.The QSYNC output will indicate when the coincident rising edges of the above relationships will occur. The selectability of the feedback frequency is independent of the output frequencies. This allows for very flexible programming of the input reference versus output frequency relationship. The output frequencies can be either odd or even multiples of the input reference. In addition, the output frequency can be less than the input frequency for applications where a frequency needs to be reduced by a nonbinary factor. The MPC9773 also supports the 180° phase shift of one of its output banks with respect to the other output banks. The QSYNC outputs reflect the phase relationship between the QA and QC outputs and can be used for the generation of system baseline timing signals. The REF_SEL pin selects the LVPECL or the LVCMOS compatible inputs as the reference clock signal. Two alternative LVCMOS compatible clock inputs are provided for clock redundancy support. The PLL_EN control selects the PLL bypass configuration for test and diagnosis. In this configuration, the selected input reference clock is routed directly to the output dividers, bypassing the PLL. The PLL bypass is fully static and the minimum clock frequency specification and all other PLL characteristics do not apply. The outputs can be individually disabled (stopped in logic low state) by programming the serial CLOCK_STOP interface of the MPC9773. The MPC9773 has an internal power-on reset. The MPC9773 is fully 3.3 V compatible and requires no external loop filter components. All inputs (except PCLK) accept LVCMOS signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50 Ω transmission LVCMOS signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50 Ω transmission lines. For series terminated transmission lines, each of the MPC9773 outputs can drive one or two traces, giving the devices an effective fanout of 1:24. The device is pin and function compatible to the MPC973 and is packaged in a 52-lead LQFP package.

RenesasRenesas Technology Corp

瑞薩瑞薩科技有限公司

MPC9773

3.3V 1:12 LVCMOS PLL Clock Generatorzer;

恩XP

恩XP

MPC9773

3.3 V 1:12 LVCMOS PLL Clock Generator

freescaleFreescale Semiconductor, Inc

飛思卡爾飛思卡爾半導體

MPC9773AE

3.3 V 1:12 LVCMOS PLL Clock Generator

freescaleFreescale Semiconductor, Inc

飛思卡爾飛思卡爾半導體

MPC9773FA

3.3 V 1:12 LVCMOS PLL Clock Generator

freescaleFreescale Semiconductor, Inc

飛思卡爾飛思卡爾半導體

MPC9773AE

Package:52-LQFP;包裝:卷帶(TR) 類別:集成電路(IC) 時鐘發(fā)生器,PLL,頻率合成器 描述:IC PLL CLK GEN 1:12 3.3V 52-LQFP

ETC

ETC

MPC9773AER2

Package:52-LQFP;包裝:卷帶(TR) 類別:集成電路(IC) 時鐘發(fā)生器,PLL,頻率合成器 描述:IC PLL CLK GEN 1:12 3.3V 52-LQFP

ETC

ETC

詳細參數(shù)

  • 型號:

    MPC9773

  • 制造商:

    FREESCALE

  • 制造商全稱:

    Freescale Semiconductor, Inc

  • 功能描述:

    3.3 V

  • 1:

    12 LVCMOS PLL Clock Generator

供應商型號品牌批號封裝庫存備注價格
MOT
20+
TQFP
2860
原廠原裝正品價格優(yōu)惠公司現(xiàn)貨歡迎查詢
詢價
MOT
24+
TQFP
405
詢價
MOTOROLA
16+
QFP
2500
進口原裝現(xiàn)貨/價格優(yōu)勢!
詢價
MOTOROLA
24+
TQFP
5000
只做原裝公司現(xiàn)貨
詢價
FREESCALE
23+
NA
19960
只做進口原裝,終端工廠免費送樣
詢價
IDT
24+
TQFP
2679
原裝優(yōu)勢!絕對公司現(xiàn)貨!可長期供貨!
詢價
FREESCAL
23+
BGAQFP
8659
原裝公司現(xiàn)貨!原裝正品價格優(yōu)勢.
詢價
MOTOROLA
25+23+
TQFP
35430
絕對原裝正品全新進口深圳現(xiàn)貨
詢價
MOTOROLA/摩托羅拉
24+
QFP-52
280
現(xiàn)貨供應
詢價
MOTOROLA
20+
TQFP
500
樣品可出,優(yōu)勢庫存歡迎實單
詢價
更多MPC9773供應商 更新時間2025-7-29 11:53:00