首頁(yè)>SN74LV6T06-Q1>規(guī)格書詳情
SN74LV6T06-Q1中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
SN74LV6T06-Q1 |
功能描述 | SN74LV6T06 Hex Open-Drain Inverters with Integrated Translation |
文件大小 |
842.88 Kbytes |
頁(yè)面數(shù)量 |
18 頁(yè) |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱 |
TI1【德州儀器】 |
中文名稱 | 美國(guó)德州儀器公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-2 15:20:00 |
人工找貨 | SN74LV6T06-Q1價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
SN74LV6T06-Q1規(guī)格書詳情
1 Features
? Wide operating range of 1.65 V to 5.5 V
? 5.5-V tolerant input pins
? LVxT enhanced inputs combined with open-drain
outputs provide maximum voltage translation
flexibility:
– Over 6.67-Mbps operation, (RPU = 1 kΩ,
CL = 30 pF)
– Up translation from 1.2 V to 5 V with 1.8-V
supply
– Down translation from 5 V to 0.8 V or even less
with any valid supply
? 5.5-V tolerant input pins
? Supports standard function pinout
? Latch-up performance exceeds 250 mA
per JESD 17
2 Applications
? Enable or disable a digital signal
? Controlling an indicator LED
? Translation between communication modules and
system controllers
3 Description
The SN74LV6T06 device contains six independent
inverters with open-drain outputs. Each inverter
performs the Boolean function Y = A in positive logic.
The input is designed with a lower threshold circuit to
support up translation for lower voltage CMOS inputs
(for example, 1.2 V input to 1.8 V output or 1.8 V input
to 3.3 V output). In addition, the 5-V tolerant input pins
enable down translation (for example, 3.3 V to 2.5 V
output).