首頁>SN74ABT16833>規(guī)格書詳情
SN74ABT16833數(shù)據(jù)手冊集成電路(IC)的緩沖器驅(qū)動器接收器收發(fā)器規(guī)格書PDF

廠商型號 |
SN74ABT16833 |
參數(shù)屬性 | SN74ABT16833 封裝/外殼為56-BSSOP(0.295",7.50mm 寬);包裝為卷帶(TR);類別為集成電路(IC)的緩沖器驅(qū)動器接收器收發(fā)器;產(chǎn)品描述:IC TXRX NON-INVERT 5.5V 56SSOP |
功能描述 | 雙路 8 位至 9 位奇偶校驗總線收發(fā)器 |
封裝外殼 | 56-BSSOP(0.295",7.50mm 寬) |
制造商 | TI Texas Instruments |
中文名稱 | 德州儀器 美國德州儀器公司 |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-17 10:20:00 |
人工找貨 | SN74ABT16833價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
SN74ABT16833規(guī)格書詳情
描述 Description
The 'ABT16833 consist of two noninverting 8-bit to 9-bit parity bus transceivers and are designed for communication between data buses. For each transceiver, when data is transmitted from the A bus to the B bus, an odd-parity bit is generated and output on the parity I/O pin (1PARITY or 2PARITY). When data is transmitted from the B bus to the A bus, 1PARITY (or 2PARITY) is configured as an input and combined with the B-input data to generate an active-low error flag if odd parity is not detected.
The error (1 or 2) output is configured as an open-collector output. The B-to-A parity-error flag is clocked into 1 (or 2) on the low-to-high transition of the clock (1CLK or 2CLK) input. 1 (or 2) is cleared (set high) by taking the clear (1 or 2) input low.
The output-enable ( and) inputs can be used to disable the device so that the buses are effectively isolated. When both and are low, data is transferred from the A bus to the B bus and inverted parity is generated. Inverted parity is a forced error condition that gives the designer more system diagnostic capability.
To ensure the high-impedance state during power up or power down, should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
?
The SN54ABT16833 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ABT16833 is characterized for operation from -40°C to 85°C.
?
?
特性 Features
? Members of the Texas Instruments WidebusTM Family
? State-of-the-Art EPIC-IIBTM BiCMOS DesignSignificantly Reduces Power Dissipation
? Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
? Typical VOLP (Output Ground Bounce) CC = 5 V, TA = 25°C
? Distributed VCC and GND Pin Configuration MinimizesHigh-Speed Switching Noise
? Flow-Through Architecture Optimizes PCB Layout
? High-Drive Outputs (-32-mA IOH, 64-mAIOL)
? Parity-Error Flag With Parity Generator/Checker
? Register for Storage of Parity-Error Flag
? Package Options Include Plastic 300-mil Shrink Small-Outline(DL) and Thin Shrink Small-Outline (DGG) Packages and 380-milFine-Pitch Ceramic Flat (WD) Package Using 25-mil Center-to-CenterSpacingsWidebus and EPIC-IIB are trademarks of Texas InstrumentsIncorporated.
技術(shù)參數(shù)
- 制造商編號
:SN74ABT16833
- 生產(chǎn)廠家
:TI
- VCC(Min)(V)
:4.5
- VCC(Max)(V)
:5.5
- Bits(#)
:9
- Voltage(Nom)(V)
:5
- F @ nom voltage(Max)(MHz)
:150
- ICC @ nom voltage(Max)(mA)
:0.036
- tpd @ nom Voltage(Max)(ns)
:4.3
- IOL(Max)(mA)
:64
- IOH(Max)(mA)
:-32
- Operating temperature range(C)
:-40 to 85
- Package Group
:SSOP | 56
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
24+ |
3000 |
自己現(xiàn)貨 |
詢價 | ||||
TI(德州儀器) |
24+ |
SSOP56300mil |
1490 |
原裝現(xiàn)貨,免費供樣,技術(shù)支持,原廠對接 |
詢價 | ||
TI |
2025+ |
SSOP-56 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 | ||
TI |
24+ |
SSOP|56 |
684100 |
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價 | ||
TI |
25+ |
SSOP |
2500 |
強調(diào)現(xiàn)貨,隨時查詢! |
詢價 | ||
24+ |
N/A |
57000 |
一級代理-主營優(yōu)勢-實惠價格-不悔選擇 |
詢價 | |||
Texas Instruments |
24+ |
56-TSSOP |
65200 |
一級代理/放心采購 |
詢價 | ||
TI |
21+ |
原廠COC隨貨 |
500000 |
原裝正品 |
詢價 | ||
TI/德州儀器 |
23+ |
SOP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
TI/德州儀器 |
22+ |
SOP |
20000 |
原裝現(xiàn)貨,實單支持 |
詢價 |