最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>SN74ABT162841>規(guī)格書詳情

SN74ABT162841數(shù)據(jù)手冊集成電路(IC)的鎖存器規(guī)格書PDF

PDF無圖
廠商型號

SN74ABT162841

參數(shù)屬性

SN74ABT162841 封裝/外殼為56-BSSOP(0.295",7.50mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的鎖存器;產(chǎn)品描述:IC 20BIT BUS-INT D-LATCH 56-SSOP

功能描述

具有三態(tài)輸出的 20 位總線接口 D 類鎖存器

封裝外殼

56-BSSOP(0.295",7.50mm 寬)

制造商

TI Texas Instruments

中文名稱

德州儀器 美國德州儀器公司

數(shù)據(jù)手冊

下載地址下載地址二

更新時間

2025-8-17 14:16:00

人工找貨

SN74ABT162841價格和庫存,歡迎聯(lián)系客服免費人工找貨

SN74ABT162841規(guī)格書詳情

描述 Description

These 20-bit transparent D-type latches feature noninverting 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
The ?ABT162841 devices can be used as two 10-bit latches or one 20-bit latch. While the latch-enable (1LE or 2LE) input is high, the Q outputs of the corresponding 10-bit latch follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the D inputs.
A buffered output-enable (1OE\\ or 2OE\\) input can be used to place the outputs of the corresponding 10-bit latch in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.
The outputs, which are designed to sink up to 12 mA, include equivalent 25- series resistors to reduce overshoot and undershoot.
These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.
To ensure the high-impedance state during power up or power down, OE\\ shall be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
OE\\ does not affect the internal operation of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

特性 Features

? Members of the Texas Instruments Widebus? Family
? Output Ports Have Equivalent 25- Series Resistors, So No External Resistors Are Required
? Typical VOLP (Output Ground Bounce) CC = 5 V, TA = 25°C
? High-Impedance State During Power Up and Power Down
? Ioff and Power-Up 3-State Support Hot Insertion
? Distributed VCC and GND Pins Minimize High-Speed Switching Noise
? Flow-Through Architecture Optimizes PCB Layout
? Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
Widebus is a trademark of Texas Instruments.

技術參數(shù)

  • 制造商編號

    :SN74ABT162841

  • 生產(chǎn)廠家

    :TI

  • Input type

    :TTL-Compatible CMOS

  • Output type

    :3-State

  • VCC(Min)(V)

    :4.5

  • VCC(Max)(V)

    :5.5

  • Channels(#)

    :20

  • Clock Frequency(Max)(MHz)

    :150

  • ICC(uA)

    :89000

  • IOL(Max)(mA)

    :12

  • IOH(Max)(mA)

    :-12

  • Rating

    :Catalog

  • Package Group

    :SSOP|56TSSOP|56

供應商 型號 品牌 批號 封裝 庫存 備注 價格
TI(德州儀器)
24+
TSSOP566
2886
原裝現(xiàn)貨,免費供樣,技術支持,原廠對接
詢價
TI
20+
原裝
53650
TI原裝主營-可開原型號增稅票
詢價
TI/德州儀器
25+
原廠封裝
10280
原廠授權代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源!
詢價
TI/德州儀器
SSOP-56_300mil
6000
只做原裝正品,賣元器件不賺錢交個朋友
詢價
TI
2025+
TSSOP-56
16000
原裝優(yōu)勢絕對有貨
詢價
TI
23+
TSSOP-56
21722
公司原裝現(xiàn)貨!主營品牌!可含稅歡迎查詢
詢價
TI/德州儀器
2023+
SSOP-56_300mil
6000
原裝正品現(xiàn)貨、支持第三方檢驗、終端BOM表可配單提供
詢價
24+
3000
自己現(xiàn)貨
詢價
TI
24+
con
10000
查現(xiàn)貨到京北通宇商城
詢價
TI
24+
SSOP|56
684100
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系
詢價