最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>SN65MLVD082>規(guī)格書詳情

SN65MLVD082數據手冊集成電路(IC)的驅動器接收器收發(fā)器規(guī)格書PDF

PDF無圖
廠商型號

SN65MLVD082

參數屬性

SN65MLVD082 封裝/外殼為64-TFSOP(0.240",6.10mm 寬);包裝為管件;類別為集成電路(IC)的驅動器接收器收發(fā)器;產品描述:IC TRANSCEIVER HALF 8/8 64TSSOP

功能描述

8 通道半雙工 M-LVDS 收發(fā)器

封裝外殼

64-TFSOP(0.240",6.10mm 寬)

制造商

TI Texas Instruments

中文名稱

德州儀器 美國德州儀器公司

數據手冊

下載地址下載地址二

更新時間

2025-8-19 22:58:00

人工找貨

SN65MLVD082價格和庫存,歡迎聯系客服免費人工找貨

SN65MLVD082規(guī)格書詳情

描述 Description

The SN65MLVD080 and SN65MLVD082 provide eight half-duplex transceivers for transmitting and receiving Multipoint-Low-Voltage Differential Signals in full compliance with the TIA/EIA-899 (M-LVDS) standard, which are optimized to operate at signaling rates up to 250 Mbps. The driver outputs have been designed to support multipoint buses presenting loads as low as 30- and incorporates controlled transition times to allow for stubs off of the backbone transmission line.
The M-LVDS standard defines two types of receivers, designated as Type-1 and Type-2. Type-1 receivers (SN65MLVD080) have thresholds centered about zero with 25 mV of hysteresis to prevent output oscillations with loss of input; Type-2 receivers (SN65MLVD082) implement a failsafe by using an offset threshold. In addition, the driver rise and fall times are between 1 and 1.5 ns, complying with the M-LVDS standard to provide operation at 250 Mbps while also accommodating stubs on the bus. Receiver outputs are slew rate controlled to reduce EMI and crosstalk effects associated with large current surges. The M-LVDS standard allows for 32 nodes on the bus providing a high-speed replacement for RS-485 where lower common-mode can be tolerated or when higher signaling rates are needed.
The driver logic inputs and the receiver logic outputs are on separate pins rather than tied together as in some transceiver designs. The drivers have separate enables (DE) and the receivers are enabled globally through (RE)\\. This arrangement of separate logic inputs, logic outputs, and enable pins allows for a listen-while-talking operation. The devices are characterized for operation from ?40°C to 85°C.

特性 Features

? Low-Voltage Differential 30- Line Drivers and Receivers for Signaling Rates
Up to 250 Mbps; Clock Frequencies Up to 125 MHz
? Meets or Exceeds the M-LVDS Standard TIA/EIA-899 for Multipoint Data Interchange
? Controlled Driver Output Voltage Transition Times for Improved Signal Quality
? ?1 V to 3.4 V Common-Mode Voltage Range Allows Data Transfer With 2 V of Ground Noise
? Bus Pins High Impedance When Driver Disabled or VCC ≤ 1.5 V
? Independent Enables for each Driver
? Bus Pin ESD Protection Exceeds 8 kV
? Packaged in 64-Pin TSSOP (DGG)
? M-LVDS Bus Power Up/Down Glitch Free
? APPLICATIONS
- Parallel Multipoint Data and Clock Transmission Via Backplanes and Cables
? Low-Power High-Speed Short-Reach Alternative to TIA/EIA-485
? Cellular Base Stations
? Central-Office Switches
? Network Switches and Routers

The signaling rate of a line, is the number of voltage transitions that are made per second expressed in the units bps (bits per second).

技術參數

  • 制造商編號

    :SN65MLVD082

  • 生產廠家

    :TI

  • Protocols

    :M-LVDS

  • Number of Tx

    :8

  • Number of Rx

    :8

  • Signaling rate(Mbps)

    :250

  • Input signal

    :LVTTLM-LVDS

  • Output signal

    :M-LVDSLVTTL

  • Package Group

    :TSSOP | 64

  • Operating temperature range(C)

    :-40 to 85

  • Rating

    :Catalog

供應商 型號 品牌 批號 封裝 庫存 備注 價格
TI
2016+
TSSOP64
6000
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價
TI
23+
TSSOP-64
20000
全新原裝假一賠十
詢價
TI
20+
TSSOP
65790
原裝優(yōu)勢主營型號-可開原型號增稅票
詢價
TI
24+
TSSOP-64
90000
一級代理商進口原裝現貨、假一罰十價格合理
詢價
TI/德州儀器
25+
25000
原廠原包 深圳現貨 主打品牌 假一賠百 可開票!
詢價
TI
08+
TSSOP64
26687
進口原帶現貨
詢價
TI
24+
原廠原封
6523
進口原裝公司百分百現貨可出樣品
詢價
TI
24+
TSSOP|64
70230
免費送樣原盒原包現貨一手渠道聯系
詢價
TI/德州儀器
21+
TSSOP64
2000
百域芯優(yōu)勢 實單必成 可開13點增值稅
詢價
TI/德州儀器
23+
NA
25630
原裝正品
詢價