首頁(yè)>SN65LVDT386>規(guī)格書詳情
SN65LVDT386數(shù)據(jù)手冊(cè)集成電路(IC)的驅(qū)動(dòng)器接收器收發(fā)器規(guī)格書PDF

廠商型號(hào) |
SN65LVDT386 |
參數(shù)屬性 | SN65LVDT386 封裝/外殼為64-TFSOP(0.240",6.10mm 寬);包裝為管件;類別為集成電路(IC)的驅(qū)動(dòng)器接收器收發(fā)器;產(chǎn)品描述:IC RECEIVER 0/16 64TSSOP |
功能描述 | 16 通道接收器 |
封裝外殼 | 64-TFSOP(0.240",6.10mm 寬) |
制造商 | TI Texas Instruments |
中文名稱 | 德州儀器 美國(guó)德州儀器公司 |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-19 23:01:00 |
人工找貨 | SN65LVDT386價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
SN65LVDT386規(guī)格書詳情
描述 Description
This family of 4-, 8-, or 16-differential line receivers (with optional integrated termination) implements the electrical characteristics of low-voltage differential signaling (LVDS). This signaling technique lowers the output voltage levels of 5-V differential standard levels (such as EIA/TIA-422B) to reduce the power, increase the switching speeds, and allow operation with a 3-V supply rail.
Any of the differential receivers provides a valid logical output state with a ±100-mV differential input voltage within the input common-mode voltage range. The input common-mode voltage range allows 1 V of ground potential difference between two LVDS nodes. Additionally, the high-speed switching of LVDS signals almost always requires the use of a line impedance matching resistor at the receiving end of the cable or transmission media. The LVDT products eliminate this external resistor by integrating it with the receiver.
The intended application of this device and signaling technique is for point-to-point baseband data transmission over controlled impedance media of approximately 100 Ω. The transmission media may be printed-circuit board traces, backplanes, or cables. The large number of receivers integrated into the same substrate along with the low pulse skew of balanced signaling, allows extremely precise timing alignment of clock and data for synchronous parallel data transfers. When used with its companion, the 8- or 16-channel driver (the SN65LVDS389 or SN65LVDS387, respectively), over 200 million data transfers per second in single-edge clocked systems are possible with little power.
The ultimate rate and distance of data transfer depends on the attenuation characteristics of the media, the noise coupling to the environment, and other system characteristics.
特性 Features
? Four- (?390), Eight- (?388A), or Sixteen- (?386)Line Receivers Meet or Exceed the Requirementsof ANSI TIA/EIA-644 Standard
? Integrated 110-Ω Line Termination Resistors on LVDT Products
? Designed for Signaling Rates Up to 250 Mbps
? SN65 Versions Bus-Terminal ESD Exceeds 15 kV
? Operates From a Single 3.3-V Supply
? Typical Propagation Delay Time of 2.6 ns
? Output Skew 100 ps (Typical) Part-To-Part Skew Is Less Than 1 ns
? LVTTL Levels Are 5-V Tolerant
? Open-Circuit Fail Safe
? Flow-Through Pinout
? Packaged in Thin Shrink Small-Outline Package With 20-mil Terminal Pitch
技術(shù)參數(shù)
- 制造商編號(hào)
:SN65LVDT386
- 生產(chǎn)廠家
:TI
- Protocols
:LVDS
- Number of Tx
:0
- Number of Rx
:16
- Signaling rate(Mbps)
:250
- Input signal
:LVDS
- Output signal
:LVTTL
- Package Group
:TSSOP | 64
- Operating temperature range(C)
:-40 to 85
- Rating
:Catalog
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
24+ |
NA/ |
128 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
TI(德州儀器) |
24+ |
TSSOP646.1mm |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
TI |
2016+ |
TSSOP-64 |
3000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價(jià) | ||
TI |
20+ |
TSSOP |
65790 |
原裝優(yōu)勢(shì)主營(yíng)型號(hào)-可開原型號(hào)增稅票 |
詢價(jià) | ||
TI/德州儀器 |
24+ |
NA |
990000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
TI |
24+ |
SMD |
85450 |
TI一級(jí)代理商原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
TI |
25+ |
SMD |
9000 |
原廠原裝,價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
TI |
24+ |
TSSOP|64 |
70230 |
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價(jià) | ||
TI |
25+23+ |
24031 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | |||
TI |
1725+ |
TSSOP64 |
3256 |
科恒偉業(yè)!只做原裝正品,假一賠十! |
詢價(jià) |