- IC/元器件
- PDF資料
- 商情資訊
- 絲印反查
首頁>SN65MLVD040>規(guī)格書詳情
SN65MLVD040數(shù)據(jù)手冊集成電路(IC)的驅(qū)動器接收器收發(fā)器規(guī)格書PDF

廠商型號 |
SN65MLVD040 |
參數(shù)屬性 | SN65MLVD040 封裝/外殼為48-VFQFN 裸露焊盤;包裝為管件;類別為集成電路(IC)的驅(qū)動器接收器收發(fā)器;產(chǎn)品描述:IC TRANSCEIVER HALF 4/4 48VQFN |
功能描述 | 4 通道半雙工 M-LVDS 線路收發(fā)器 |
封裝外殼 | 48-VFQFN 裸露焊盤 |
制造商 | TI Texas Instruments |
中文名稱 | 德州儀器 美國德州儀器公司 |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-19 23:01:00 |
人工找貨 | SN65MLVD040價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
SN65MLVD040規(guī)格書詳情
描述 Description
The SN65MLVD040 provides four half-duplex transceivers for transmitting and receiving Multipoint-Low-Voltage Differential Signals in full compliance with the TIA/EIA-899 (M-LVDS) standard, which are optimized to operate at signaling rates up to 250 Mbps. The driver outputs have been designed to support multipoint buses presenting loads as low as 30- and incorporates controlled transition times to allow for stubs off of the backplane transmission line.
The M-LVDS standard defines two types of receivers, designated as Type-1 and Type-2. Type-1 receivers have thresholds centered about zero with 25 mV of hysteresis to prevent output oscillations with loss of input; Type-2 receivers implement a failsafe by using an offset threshold. The xFSEN pins is used to select the Type-1 and Type-2 receiver for each of the channels. In addition, the driver rise and fall times are between 1 ns and 2 ns, complying with the M-LVDS standard to provide operation at 250 Mbps while also accommodating stubs on the bus. Receiver outputs are slew rate controlled to reduce EMI and crosstalk effects associated with large current surges. The M-LVDS standard allows for 32 nodes on the bus providing a high-speed replacement for RS-485 where lower common-mode can be tolerated or when higher signaling rates are needed.
The driver logic inputs and the receiver logic outputs are on separate pins rather than tied together as in some transceiver designs. The drivers have separate enables (DE) and so does the receivers (RE). This arrangement of separate logic inputs, logic outputs, and enable pins allows for a listen-while-talking operation. The devices are characterized for operation from –40°C to 85°C.
特性 Features
? Low-Voltage Differential 30- to 55- Line Drivers and Receivers for Signaling Rates
Up to 250 Mbps; Clock Frequencies Up to 125 MHz
? Meets or Exceeds the M-LVDS Standard TIA/EIA-899 for Multipoint Data Interchange
? Controlled Driver Output Voltage Transition Times for Improved Signal Quality
? –1 V to 3.4 V Common-Mode Voltage Range Allows Data Transfer With 2 V of Ground Noise
? Bus Pins High Impedance When Driver Disabled or VCC ≤ 1.5 V
? Independent Enables for each Driver and Receiver
? Enhanced ESD Protection: 7 kV HBM on all Pins
? 48 pin 7 X 7 QFN (RGZ)
? M-LVDS Bus Power Up/Down Glitch Free
? APPLICATIONS
? Parallel Multipoint Data and Clock Transmission Via Backplanes and Cables
? Low-Power High-Speed Short-Reach Alternative to TIA/EIA-485
? Cellular Base Stations
? Central-Office Switches
? Network Switches and Routers
技術(shù)參數(shù)
- 制造商編號
:SN65MLVD040
- 生產(chǎn)廠家
:TI
- Protocols
:M-LVDS
- Number of Tx
:4
- Number of Rx
:4
- Signaling rate(Mbps)
:250
- Input signal
:LVTTLM-LVDS
- Output signal
:M-LVDSLVTTL
- Package Group
:VQFN | 48
- Operating temperature range(C)
:-40 to 85
- Rating
:Catalog
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI(德州儀器) |
24+ |
NA/ |
8735 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價 | ||
TI(德州儀器) |
24+ |
NA/ |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費送樣,原廠技術(shù)支持!!! |
詢價 | ||
TI/德州儀器 |
22+ |
QFN |
100000 |
代理渠道/只做原裝/可含稅 |
詢價 | ||
TI(德州儀器) |
24+/25+ |
10000 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
TI |
24+ |
100%原裝 |
3040 |
原裝進口現(xiàn)貨 |
詢價 | ||
TI |
23+ |
SOP |
20000 |
詢價 | |||
TI |
24+ |
VQFN|48 |
70230 |
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價 | ||
TI/德州儀器 |
21+ |
QFN |
20000 |
百域芯優(yōu)勢 實單必成 可開13點增值稅發(fā)票 |
詢價 | ||
TI/德州儀器 |
22+ |
QFN48 |
9000 |
原裝正品,支持實單! |
詢價 | ||
TI |
三年內(nèi) |
1983 |
只做原裝正品 |
詢價 |