最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>SN65LVDS311>規(guī)格書詳情

SN65LVDS311數(shù)據(jù)手冊(cè)集成電路(IC)的專用規(guī)格書PDF

PDF無(wú)圖
廠商型號(hào)

SN65LVDS311

參數(shù)屬性

SN65LVDS311 封裝/外殼為49-UFBGA,DSBGA;包裝為托盤;類別為集成電路(IC)的專用;SN65LVDS311應(yīng)用范圍:手機(jī);產(chǎn)品描述:IC INTFACE SPECIALIZED 49DSBGA

功能描述

可編程 27 位顯示屏串行接口變送器

封裝外殼

49-UFBGA,DSBGA

制造商

TI Texas Instruments

中文名稱

德州儀器 美國(guó)德州儀器公司

數(shù)據(jù)手冊(cè)

下載地址下載地址二

更新時(shí)間

2025-8-20 9:31:00

人工找貨

SN65LVDS311價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

SN65LVDS311規(guī)格書詳情

描述 Description

The SN65LVDS311 serializer transmits 27 parallel input data over 1, 2, or 3 serial output links. The device pinout is optimized to interface with the OMAP3630 application processor. The device loads a shift register with the 24 pixel bits and 3 control bits from the parallel CMOS input interface. The data are latched into the device by the pixel clock, PCLK. In addition to the 27 bits, the device adds a parity bit and two reserved bits for a total number of 30 serial bits. The parity bit allows a receiver to detect single-bit errors. Odd parity is implemented. The serial shift register is uploaded through 1, 2, or 3 serial outputs at 30, 15, or 10 times the pixel clock data rate. A copy of the pixel clock is output on an additional differential output. The serial data and clock are transmitted via Sub Low-Voltage Differential Signaling (SubLVDS) lines. The SN65LVDS311 supports three power modes (Shutdown, Standby and Active) to conserve power. When transmitting, the PLL locks to the incoming pixel clock PCLK and generates an internal high-speed clock at the line rate of the data lines. The parallel data is latched on the rising edge of PCLK. The serialized data is presented on the serial outputs D0, D1, D2 with a recreation of the Pixel clock PCLK generated from the internal high-speed clock and output on the CLK output. If the input clock PCLK stops, the device enters a standby mode to conserve power. Two Link-Select lines LS0 and LS1 control whether 1, 2 or 3 serial links are used. The TXEN input may be used to put the SN65LVDS311 in a shutdown mode. The SN65LVDS311 enters an active Standby mode if the input clock PCLK stops. This minimizes power consumption without the need for controlling an external pin. The SN65LVDS311 is characterized for operation over ambient air temperatures of -40°C to 85°C. All CMOS inputs offer failsafe to protect the input from damage during power-up and to avoid current flow into the device inputs during power-up.

特性 Features

? 2.8 × 2.8mm package size
? 1.8V input signal swing
? 24-Bit RGB Data, 3 Control Bits, 1 Parity Bit and 2 Reserved Bits Transmitted over 1, 2 or 3 Differential Lines
? SubLVDS Differential Voltage Levels
? Three Operating Modes to Conserve Power
? Active-Mode QVGA 17.4mW (typ)
? Active-Mode VGA 28.8mW (typ)
? Shutdown Mode ≈ 0.5μA (typ)
? Standby Mode ≈ 0.5μA (typ)

? ESD Rating > 3kV (HBM)
? Pixel Clock Range of 4MHz–65MHz
? Failsafe on all CMOS Inputs
? Typical Application: Cameras, Embedded Computers

技術(shù)參數(shù)

  • 制造商編號(hào)

    :SN65LVDS311

  • 生產(chǎn)廠家

    :TI

  • Protocols

    :Channel-Link I

  • Supply voltage (V)

    :1.8

  • Signaling rate (Mbps)

    :1755

  • Input signal

    :CMOS

  • Output signal

    :LVDS

  • Rating

    :Catalog

  • Operating temperature range (C)

    :-40 to 85

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI
22+
49DSBGA (2.8x2.8)
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
TI德州儀器
22+
24000
原裝正品現(xiàn)貨,實(shí)單可談,量大價(jià)優(yōu)
詢價(jià)
TI
23+
N/A
560
原廠原裝
詢價(jià)
TI
22+
49-DSBGA
5000
全新原裝,力挺實(shí)單
詢價(jià)
TI
23+
NA
636
專業(yè)電子元器件供應(yīng)鏈正邁科技特價(jià)代理特價(jià),原裝元器件供應(yīng),支持開發(fā)樣品
詢價(jià)
Texas Instruments(德州儀器)
24+
SOIC-8
690000
代理渠道/支持實(shí)單/只做原裝
詢價(jià)
TEXAS INSTRUMENTS
23+
NA
9600
全新原裝正品!一手貨源價(jià)格優(yōu)勢(shì)!
詢價(jià)
Texas Instruments
24+
49-DSBGA(2.8x2.8)
35200
一級(jí)代理/放心采購(gòu)
詢價(jià)
TI
1728+
?
7500
只做原裝進(jìn)口,假一罰十
詢價(jià)
TI/德州儀器
24+
BGA
60000
全新原裝現(xiàn)貨
詢價(jià)