首頁>SN65LVDS308>規(guī)格書詳情
SN65LVDS308數(shù)據手冊集成電路(IC)的驅動器接收器收發(fā)器規(guī)格書PDF
SN65LVDS308規(guī)格書詳情
描述 Description
The SN65LVDS308 receiver deserializes FlatLink 3G-compliant serial input data to 27 parallel data outputs. The SN65LVDS308 receiver contains one shift register to load 30 bits from two serial inputs and latches the 24 pixel bits and 3 control bits out to the parallel CMOS outputs after checking the parity bit. If a parity error is detected, the data output bus disregards the newly received pixel. Instead, the last data word is held on the output bus for another clock cycle.
The serial data and clock are received via sub-low-voltage differential signalling (SubLVDS) lines.The SN65LVDS308 supports three operating power modes (shutdown, standby, and active) to conserve power.
When receiving, the PLL locks to the incoming clock, CLK, and generates an internal high-speed clock at the line rate of the data lines. The data is serially loaded into a shift register using the internal high-speed clock.The deserialized data is presented on the parallel output bus with a recreation of the pixel clock, PCLK, generated from the internal high-speed clock.If no input CLK signal is present, the output bus is held static with PCLK and DE held low, while all other parallel outputs are pulled high.
The F/S control input selects between a slow CMOS bus output rise time for best EMI and power consumption and a fast CMOS output for increased speed or higher-load designs.
The RXEN input can be used to put the SN65LVDS308 in a shutdown mode.The SN65LVDS308 enters an active standby mode if the common-mode voltage of the CLK input becomes shifted to VDDLVDS (e.g., the transmitter releases the CLK output into high-impedance). This minimizes power consumption without the need of switching an external control pin. The SN65LVDS308 is characterized for operation over ambient air temperatures of -40°C to 85°C. All CMOS and SubLVDS signals are 2-V tolerant with VDD = 0 V. This feature allows powering up I/Os before VDD is stabilized.
特性 Features
· FlatLink 3G Serial Interface Technology
·Compatible With FlatLink? 3G Transmitters Such as SN65LVDS307
· Supports Video Interfaces up to 24-Bit RGB Data and 3 Control Bits Received Over Two Differential Data Lines
·SubLVDS Differential Voltage Levels
·Up to 810-Mbps Data Throughput
·Three Operating Modes to Conserve Power·Active mode VGA 60 fps: 17 mW
·Typical Shutdown: 0.7 μW
·Typical Standby Mode: 67 μW Typical
·ESD Rating > 4 kV (HBM)
·Pixel-ClockRange of 8 MHz-30 MHz
·Failsafe on all CMOS Inputs
·4-mm × 4-mm MicroStar Junior? μBGA? Package With 0,5-mm Ball Pitch
·Very Low EMI
·APPLICATIONS·Small Low-Emission Interface Between Graphics Controller and LCD Display
·Mobile Phones and Smart Phones
·Portable Multimedia Players
FlatLink, MicroStar Junior are trademarks of Texas Instruments. μBGA is a registered trademark of Tessera, Inc.
技術參數(shù)
- 制造商編號
:SN65LVDS308
- 生產廠家
:TI
- Supply Voltage(s) (V)
:1.8
- Rating
:Catalog
- Operating Temperature Range (C)
:-40 to 85
- Package Group
:BGA MICROSTAR JUNIOR
- Package Size: mm2:W x L (PKG)
:48BGA MICROSTAR JUNIOR: 16 mm2: 4 x 4(BGA MICROSTAR JUNIOR)
- Pin/Package
:48BGA MICROSTAR JUNIOR
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
24+ |
NA/ |
3696 |
原廠直銷,現(xiàn)貨供應,賬期支持! |
詢價 | ||
TI(德州儀器) |
24+ |
NA/ |
7350 |
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!! |
詢價 | ||
TI/德州儀器 |
25+ |
BGA48 |
65248 |
百分百原裝現(xiàn)貨 實單必成 |
詢價 | ||
TexasInstruments |
25+23+ |
48-BGAMICROSTARJUN |
17073 |
絕對原裝正品全新進口深圳現(xiàn)貨 |
詢價 | ||
TI(德州儀器) |
23+ |
13650 |
公司只做原裝正品,假一賠十 |
詢價 | |||
TI |
2025+ |
BGA-48 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 | ||
Texas Instruments |
24+ |
48-BGA MICROSTAR JUNIOR(4x4) |
65200 |
一級代理/放心采購 |
詢價 | ||
TI/TEXAS |
23+ |
原廠封裝 |
8931 |
詢價 | |||
TI |
23+ |
BGA48 |
5000 |
原裝正品,假一罰十 |
詢價 | ||
TI |
22+ |
48BGA MICROSTAR JUNIOR |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 |