首頁>QS5LV91970J>規(guī)格書詳情
QS5LV91970J中文資料IDT數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
QS5LV91970J |
功能描述 | 3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER |
文件大小 |
98.35 Kbytes |
頁面數(shù)量 |
12 頁 |
生產(chǎn)廠商 | IDT |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-8-9 16:49:00 |
人工找貨 | QS5LV91970J價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
QS5LV91970J規(guī)格書詳情
DESCRIPTION:
The QS5LV919 Clock Driver uses an internal phase locked loop (PLL) to lock low skew outputs to one of two reference clock inputs. Eight outputs are available: 2xQ, Q0-Q4, Q5, Q/2. Careful layout and design ensure < 300 ps skew between the Q0-Q4, and Q/2 outputs. The QS5LV919 includes an internal RC filter which provides excellent jitter characteristics and eliminates the need for external components. Various combinations of feedback and a divide-by-2 in the VCO path allow applications to be customized for linear VCO operation over a wide range of input SYNC frequencies. The PLL can also be disabled by the PLL_EN signal to allow low frequency or DC testing. The LOCK output asserts to indicate when phase lock has been achieved. The QS5LV919 is designed for use in high-performance workstations, multiboard computers, networking hardware, and mainframe systems. Several can be used in parallel or scattered throughout a system for guaranteed low skew, system-wide clock distribution networks.
For more information on PLL clock driver products, see Application Note AN-227.
FEATURES:
? 3.3V operation
? JEDEC compatible LVTTL level outputs
? Clock inputs are 5V tolerant
? < 300ps output skew, Q0–Q4
? 2xQ output, Q outputs, Q output, Q/2 output
? Outputs 3-state and reset while OE/RST low
? PLL disable feature for low frequency testing
? Internal loop filter RC network
? Functional equivalent to MC88LV915, IDT74FCT388915
? Positive or negative edge synchronization (PE)
? Balanced drive outputs ±24mA
? 160MHz maximum frequency (2xQ output)
? Available in QSOP and PLCC packages
產(chǎn)品屬性
- 型號:
QS5LV91970J
- 制造商:
IDT
- 制造商全稱:
Integrated Device Technology
- 功能描述:
3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
QS |
24+ |
SMD |
2987 |
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電! |
詢價(jià) | ||
IDT |
2016+ |
QSSOP |
6528 |
只做原裝正品現(xiàn)貨!或訂貨!假一賠十! |
詢價(jià) | ||
QUALITY |
新 |
11 |
全新原裝 貨期兩周 |
詢價(jià) | |||
QS |
24+ |
SMD |
76 |
現(xiàn)貨供應(yīng) |
詢價(jià) | ||
QUALITY |
23+ |
QSOP20 |
20000 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價(jià) | ||
IDT |
22+ |
QSSOP |
10730 |
原裝正品 |
詢價(jià) | ||
ROHM/羅姆 |
24+ |
TUMT5 SOT153 |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實(shí)單! |
詢價(jià) | ||
rohm |
2023+ |
SOT153 |
50000 |
原裝現(xiàn)貨 |
詢價(jià) | ||
ROHM/羅姆 |
22+ |
SOT23-5 |
25000 |
只有原裝原裝,支持BOM配單 |
詢價(jià) | ||
N/A |
2447 |
SMD |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價(jià) |