最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>QS5LV919160J>規(guī)格書詳情

QS5LV919160J中文資料IDT數(shù)據(jù)手冊(cè)PDF規(guī)格書

QS5LV919160J
廠商型號(hào)

QS5LV919160J

功能描述

3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER

文件大小

98.35 Kbytes

頁面數(shù)量

12

生產(chǎn)廠商

IDT

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-15 11:33:00

人工找貨

QS5LV919160J價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

QS5LV919160J規(guī)格書詳情

DESCRIPTION:

The QS5LV919 Clock Driver uses an internal phase locked loop (PLL) to lock low skew outputs to one of two reference clock inputs. Eight outputs are available: 2xQ, Q0-Q4, Q5, Q/2. Careful layout and design ensure < 300 ps skew between the Q0-Q4, and Q/2 outputs. The QS5LV919 includes an internal RC filter which provides excellent jitter characteristics and eliminates the need for external components. Various combinations of feedback and a divide-by-2 in the VCO path allow applications to be customized for linear VCO operation over a wide range of input SYNC frequencies. The PLL can also be disabled by the PLL_EN signal to allow low frequency or DC testing. The LOCK output asserts to indicate when phase lock has been achieved. The QS5LV919 is designed for use in high-performance workstations, multiboard computers, networking hardware, and mainframe systems. Several can be used in parallel or scattered throughout a system for guaranteed low skew, system-wide clock distribution networks.

For more information on PLL clock driver products, see Application Note AN-227.

FEATURES:

? 3.3V operation

? JEDEC compatible LVTTL level outputs

? Clock inputs are 5V tolerant

? < 300ps output skew, Q0–Q4

? 2xQ output, Q outputs, Q output, Q/2 output

? Outputs 3-state and reset while OE/RST low

? PLL disable feature for low frequency testing

? Internal loop filter RC network

? Functional equivalent to MC88LV915, IDT74FCT388915

? Positive or negative edge synchronization (PE)

? Balanced drive outputs ±24mA

? 160MHz maximum frequency (2xQ output)

? Available in QSOP and PLCC packages

產(chǎn)品屬性

  • 型號(hào):

    QS5LV919160J

  • 制造商:

    IDT

  • 制造商全稱:

    Integrated Device Technology

  • 功能描述:

    3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
QS
24+
PLCC28
2987
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電!
詢價(jià)
QS
2023+
SMD
3000
進(jìn)口原裝現(xiàn)貨
詢價(jià)
IDT
24+
SSOP-3.9-20P
4897
絕對(duì)原裝!現(xiàn)貨熱賣!
詢價(jià)
QS
23+
TSOP
11200
原廠授權(quán)一級(jí)代理、全球訂貨優(yōu)勢(shì)渠道、可提供一站式BO
詢價(jià)
QS
25+23+
PLCC
34021
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢價(jià)
QS
25+
PLCC28
6341
⊙⊙新加坡大量現(xiàn)貨庫存,深圳常備現(xiàn)貨!歡迎查詢!⊙
詢價(jià)
QS
2447
PLCC28
100500
一級(jí)代理專營品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長期排單到貨
詢價(jià)
IDT
22+
QSSOP
10730
原裝正品
詢價(jià)
IDT
PLCC
68500
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長期供貨
詢價(jià)
QS
2023+
PLCC-28
50000
原裝現(xiàn)貨
詢價(jià)