最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>QS5LV919100J>規(guī)格書詳情

QS5LV919100J中文資料IDT數(shù)據(jù)手冊PDF規(guī)格書

QS5LV919100J
廠商型號

QS5LV919100J

功能描述

3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER

文件大小

98.35 Kbytes

頁面數(shù)量

12

生產(chǎn)廠商

IDT

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-10 23:01:00

人工找貨

QS5LV919100J價格和庫存,歡迎聯(lián)系客服免費人工找貨

QS5LV919100J規(guī)格書詳情

DESCRIPTION:

The QS5LV919 Clock Driver uses an internal phase locked loop (PLL) to lock low skew outputs to one of two reference clock inputs. Eight outputs are available: 2xQ, Q0-Q4, Q5, Q/2. Careful layout and design ensure < 300 ps skew between the Q0-Q4, and Q/2 outputs. The QS5LV919 includes an internal RC filter which provides excellent jitter characteristics and eliminates the need for external components. Various combinations of feedback and a divide-by-2 in the VCO path allow applications to be customized for linear VCO operation over a wide range of input SYNC frequencies. The PLL can also be disabled by the PLL_EN signal to allow low frequency or DC testing. The LOCK output asserts to indicate when phase lock has been achieved. The QS5LV919 is designed for use in high-performance workstations, multiboard computers, networking hardware, and mainframe systems. Several can be used in parallel or scattered throughout a system for guaranteed low skew, system-wide clock distribution networks.

For more information on PLL clock driver products, see Application Note AN-227.

FEATURES:

? 3.3V operation

? JEDEC compatible LVTTL level outputs

? Clock inputs are 5V tolerant

? < 300ps output skew, Q0–Q4

? 2xQ output, Q outputs, Q output, Q/2 output

? Outputs 3-state and reset while OE/RST low

? PLL disable feature for low frequency testing

? Internal loop filter RC network

? Functional equivalent to MC88LV915, IDT74FCT388915

? Positive or negative edge synchronization (PE)

? Balanced drive outputs ±24mA

? 160MHz maximum frequency (2xQ output)

? Available in QSOP and PLCC packages

產(chǎn)品屬性

  • 型號:

    QS5LV919100J

  • 制造商:

    IDT

  • 制造商全稱:

    Integrated Device Technology

  • 功能描述:

    3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER

供應商 型號 品牌 批號 封裝 庫存 備注 價格
IDT
24+
NA/
608
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
IDT
2023+
SSOP28
6895
原廠全新正品旗艦店優(yōu)勢現(xiàn)貨
詢價
IDT
2016+
SSOP28
6528
只做進口原裝現(xiàn)貨!假一賠十!
詢價
IDT
24+
SSOP28
880000
明嘉萊只做原裝正品現(xiàn)貨
詢價
IDT
23+
PLCC28
9526
詢價
INTEGRATE
25+23+
35564
絕對原裝正品全新進口深圳現(xiàn)貨
詢價
IDT
25+
QSOP28
4500
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售
詢價
IDT
23+
QSOP28
5000
原裝正品,假一罰十
詢價
IDT
24+
SSOP-3.9-28P
250
詢價
IDT
0620+
SSOP28
608
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價