最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>HY57V561620CTP-H>規(guī)格書詳情

HY57V561620CTP-H中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書

HY57V561620CTP-H
廠商型號(hào)

HY57V561620CTP-H

功能描述

4 Banks x 4M x 16Bit Synchronous DRAM

文件大小

217.72 Kbytes

頁面數(shù)量

12

生產(chǎn)廠商 Hynix Semiconductor
企業(yè)簡稱

HYNIX海力士

中文名稱

海力士半導(dǎo)體官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-7-31 20:00:00

人工找貨

HY57V561620CTP-H價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

HY57V561620CTP-H規(guī)格書詳情

DESCRIPTION

The HY57V561620C is a 268,435,456bit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. HY57V561620C is organized as 4banks of 4,194,304x16.

HY57V561620C is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchro nized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.

Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)

FEATURES

? Single 3.3±0.3V power supply

? All device pins are compatible with LVTTL interface

? JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin

pitch

? All inputs and outputs referenced to positive edge of system clock

? Data mask function by UDQM, LDQM

? Internal four banks operation

? Auto refresh and self refresh

? 8192 refresh cycles / 64ms

? Programmable Burst Length and Burst Type

- 1, 2, 4, 8 or Full page for Sequential Burst

- 1, 2, 4 or 8 for Interleave Burst

? Programmable CAS Latency ; 2, 3 Clocks

? Ambient Temperature: -40~85°C

產(chǎn)品屬性

  • 型號(hào):

    HY57V561620CTP-H

  • 制造商:

    HYNIX

  • 制造商全稱:

    Hynix Semiconductor

  • 功能描述:

    4 Banks x 4M x 16Bit Synchronous DRAM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
HYNIX/海力士
22+
TSOP
100000
代理渠道/只做原裝/可含稅
詢價(jià)
HYNIX
24+
NA/
160
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價(jià)
HYNIX/海力士
25+
TSOP54
996880
只做原裝,歡迎來電資詢
詢價(jià)
HYNIX
24+
TSSOP-54
159256
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
HYUNDAI
2023+
TSOP54
50000
原裝現(xiàn)貨
詢價(jià)
HYNIX
1738+
TSOP54
8529
科恒偉業(yè)!只做原裝正品,假一賠十!
詢價(jià)
HYNIX
2223+
TSOP54
26800
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)
詢價(jià)
CYPRESS
0325+
TSOP
22
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
HYNIX/海力士
24+
TSOP54
12000
原裝正品 有掛就有貨
詢價(jià)
HYNIX/海力士
21+
TSOP
6500
十年專營,原裝現(xiàn)貨,假一賠十
詢價(jià)