首頁>HY57V561620CTP-6>規(guī)格書詳情
HY57V561620CTP-6中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
HY57V561620CTP-6 |
功能描述 | 4 Banks x 4M x 16Bit Synchronous DRAM |
文件大小 |
217.72 Kbytes |
頁面數(shù)量 |
12 頁 |
生產(chǎn)廠商 | Hynix Semiconductor |
企業(yè)簡稱 |
HYNIX【海力士】 |
中文名稱 | 海力士半導(dǎo)體官網(wǎng) |
原廠標(biāo)識 | ![]() |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-7-31 20:00:00 |
人工找貨 | HY57V561620CTP-6價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- HY57V561620CT-6
- HY57V561620CT-H
- HY57V561620CLT-8
- HY57V561620CLTP-8
- HY57V561620CLTP-P
- HY57V561620CLTP-S
- HY57V561620BT-PI
- HY57V561620CLT-6
- HY57V561620CLTP-6
- HY57V561620CLTP-K
- HY57V561620C
- HY57V561620CT-7
- HY57V561620CLT-7
- HY57V561620CLTP-H
- HY57V561620CLT-P
- HY57V561620CT-K
- HY57V561620CLTP-7
- HY57V561620CT-8
HY57V561620CTP-6規(guī)格書詳情
DESCRIPTION
The HY57V561620C is a 268,435,456bit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. HY57V561620C is organized as 4banks of 4,194,304x16.
HY57V561620C is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchro nized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)
FEATURES
? Single 3.3±0.3V power supply
? All device pins are compatible with LVTTL interface
? JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin
pitch
? All inputs and outputs referenced to positive edge of system clock
? Data mask function by UDQM, LDQM
? Internal four banks operation
? Auto refresh and self refresh
? 8192 refresh cycles / 64ms
? Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
? Programmable CAS Latency ; 2, 3 Clocks
? Ambient Temperature: -40~85°C
產(chǎn)品屬性
- 型號:
HY57V561620CTP-6
- 制造商:
HYNIX
- 制造商全稱:
Hynix Semiconductor
- 功能描述:
4 Banks x 4M x 16Bit Synchronous DRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
HYNIX/海力士 |
22+ |
TSOP |
100000 |
代理渠道/只做原裝/可含稅 |
詢價(jià) | ||
2017+ |
TSOP54 |
6528 |
只做原裝正品假一賠十! |
詢價(jià) | |||
HYNIX |
1236+ |
TSOP-54 |
32 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
HY |
24+ |
TSOP |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價(jià) | ||
TSOP |
22+ |
ALTERA |
30000 |
十七年VIP會員,誠信經(jīng)營,一手貨源,原裝正品可零售! |
詢價(jià) | ||
HYNIX/海力士 |
22+ |
TSOP54 |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
HY |
25+ |
SOP |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價(jià) | ||
HYNIX/海力士 |
24+ |
TSOP-54 |
288 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
24+ |
TSSOP |
869 |
詢價(jià) | ||||
HY |
06+ |
TSOP |
1000 |
自己公司全新庫存絕對有貨 |
詢價(jià) |