最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>HY57V561620CLT-7>規(guī)格書詳情

HY57V561620CLT-7中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書

HY57V561620CLT-7
廠商型號

HY57V561620CLT-7

功能描述

4 Banks x 4M x 16Bit Synchronous DRAM

文件大小

217.72 Kbytes

頁面數(shù)量

12

生產(chǎn)廠商

HYNIX

中文名稱

海力士

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-9-1 9:43:00

人工找貨

HY57V561620CLT-7價格和庫存,歡迎聯(lián)系客服免費人工找貨

HY57V561620CLT-7規(guī)格書詳情

DESCRIPTION

The HY57V561620C is a 268,435,456bit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. HY57V561620C is organized as 4banks of 4,194,304x16.

HY57V561620C is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchro nized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.

Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)

FEATURES

? Single 3.3±0.3V power supply

? All device pins are compatible with LVTTL interface

? JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin

pitch

? All inputs and outputs referenced to positive edge of system clock

? Data mask function by UDQM, LDQM

? Internal four banks operation

? Auto refresh and self refresh

? 8192 refresh cycles / 64ms

? Programmable Burst Length and Burst Type

- 1, 2, 4, 8 or Full page for Sequential Burst

- 1, 2, 4 or 8 for Interleave Burst

? Programmable CAS Latency ; 2, 3 Clocks

? Ambient Temperature: -40~85°C

產(chǎn)品屬性

  • 型號:

    HY57V561620CLT-7

  • 制造商:

    HYNIX

  • 制造商全稱:

    Hynix Semiconductor

  • 功能描述:

    4 Banks x 4M x 16Bit Synchronous DRAM

供應商 型號 品牌 批號 封裝 庫存 備注 價格
TI
23+
SOP
6500
全新原裝假一賠十
詢價
HYNIX
0928+
TSOP54
17
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價
HY
24+
TSOP
3200
只做原裝正品現(xiàn)貨 歡迎來電查詢15919825718
詢價
HY
22+
MICREL/麥瑞
30000
十七年VIP會員,誠信經(jīng)營,一手貨源,原裝正品可零售!
詢價
HYNIX
23+
TSOP
3925
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價
HY
24+
SMD
20000
一級代理原裝現(xiàn)貨假一罰十
詢價
HY
25+
SOP
3200
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售
詢價
HYNIX/海力士
22+
BGA
5660
現(xiàn)貨,原廠原裝假一罰十!
詢價
HYNIX
2023+
TSOP
5800
進口原裝,現(xiàn)貨熱賣
詢價
HYNIX
2023+
TSOP
3000
進口原裝現(xiàn)貨
詢價