最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>CY7C1911JV18-250BZXI>規(guī)格書詳情

CY7C1911JV18-250BZXI中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

CY7C1911JV18-250BZXI
廠商型號

CY7C1911JV18-250BZXI

功能描述

18-Mbit QDR II SRAM 4-Word Burst Architecture

文件大小

689.64 Kbytes

頁面數(shù)量

27

生產(chǎn)廠商

CYPRESS CypressSemiconductor

中文名稱

賽普拉斯 賽普拉斯半導(dǎo)體公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-9 13:27:00

人工找貨

CY7C1911JV18-250BZXI價格和庫存,歡迎聯(lián)系客服免費人工找貨

CY7C1911JV18-250BZXI規(guī)格書詳情

Functional Description

The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.

特性 Features

■ Separate Independent Read and Write Data Ports

? Supports concurrent transactions

■ 300 MHz Clock for High Bandwidth

■ 4-word Burst for reducing Address Bus Frequency

■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz

■ Two Input Clocks (K and K) for Precise DDR Timing

? SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports

■ Separate Port Selects for Depth Expansion

■ Synchronous Internally Self-timed Writes

■ QDR? II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled

■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode

■ Available in x8, x9, x18, and x36 configurations

■ Full Data Coherency, providing most current Data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable Drive HSTL Output Buffers

■ JTAG 1149.1 Compatible Test Access Port

■ Delay Lock Loop (DLL) for Accurate Data Placement

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
CYPRESS
2016+
FBGA165
6523
只做原裝正品現(xiàn)貨!或訂貨!
詢價
Cypress Semiconductor Corp
21+
48-LFBGA
5280
進口原裝!長期供應(yīng)!絕對優(yōu)勢價格(誠信經(jīng)營
詢價
CYPRESS
BGAQFP
6688
15
現(xiàn)貨庫存
詢價
CYPRESS/賽普拉斯
25+
BGA
119
原裝正品,假一罰十!
詢價
CYPRESS/賽普拉斯
24+
BGA272
6618
公司現(xiàn)貨庫存,支持實單
詢價
CYPRESS/賽普拉斯
23+
BGA
10000
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種
詢價
ADI
23+
BGA
8000
只做原裝現(xiàn)貨
詢價
Cypress(賽普拉斯)
23+
標(biāo)準(zhǔn)封裝
6000
正規(guī)渠道,只有原裝!
詢價
CYPRESS
23+
BGA
12800
公司只有原裝 歡迎來電咨詢。
詢價
CYPRESS/賽普拉斯
23+
BGA
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價