最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>CY7C1911CV18-167BZI>規(guī)格書(shū)詳情

CY7C1911CV18-167BZI中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

CY7C1911CV18-167BZI
廠商型號(hào)

CY7C1911CV18-167BZI

功能描述

18-Mbit QDR??II SRAM 4-Word Burst Architecture

文件大小

695.1 Kbytes

頁(yè)面數(shù)量

31 頁(yè)

生產(chǎn)廠商

CYPRESS CypressSemiconductor

中文名稱

賽普拉斯 賽普拉斯半導(dǎo)體公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-10 16:38:00

人工找貨

CY7C1911CV18-167BZI價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

CY7C1911CV18-167BZI規(guī)格書(shū)詳情

Functional Description

The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.

特性 Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 300 MHz clock for high bandwidth

■ 4-word burst for reducing address bus frequency

■ Double Data Rate (DDR) interfaces on both read and write ports

(data transferred at 600 MHz) at 300 MHz

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock

skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high-speed

systems

■ Single multiplexed address input bus latches address inputs

for both read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR?-II operates with 1.5 cycle read latency when the Delay

Lock Loop (DLL) is enabled

■ Operates as a QDR-I device with 1 cycle read latency in DLL

off mode

■ Available in x 8, x 9, x 18, and x 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable drive HSTL output buffers

■ JTAG 1149.1 compatible test access port

■ Delay Lock Loop (DLL) for accurate data placement

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
Cypress(賽普拉斯)
21+
FBGA-165
30000
只做原裝,質(zhì)量保證
詢價(jià)
CYPRESS/賽普拉斯
24+
BGA272
6618
公司現(xiàn)貨庫(kù)存,支持實(shí)單
詢價(jià)
Infineon Technologies
23+/24+
165-LBGA
8600
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨
詢價(jià)
Cypress Semiconductor Corp
23+
165-FBGA13x15
7300
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨
詢價(jià)
ADI
23+
BGA
7000
詢價(jià)
CYPRESS/賽普拉斯
22+
BGA
20000
原裝現(xiàn)貨,實(shí)單支持
詢價(jià)
CYPRESS
23+
BGA
12800
公司只有原裝 歡迎來(lái)電咨詢。
詢價(jià)
Cypress Semiconductor Corp
21+
48-LFBGA
5280
進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng)
詢價(jià)
CYPRESS/賽普拉斯
23+
BGA
10000
原廠授權(quán)一級(jí)代理,專(zhuān)業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種
詢價(jià)
Cypress(賽普拉斯)
23+
標(biāo)準(zhǔn)封裝
6000
正規(guī)渠道,只有原裝!
詢價(jià)