最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>CY7C1911CV18-300BZC>規(guī)格書詳情

CY7C1911CV18-300BZC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

CY7C1911CV18-300BZC
廠商型號

CY7C1911CV18-300BZC

功能描述

18-Mbit QDR??II SRAM 4-Word Burst Architecture

文件大小

695.1 Kbytes

頁面數(shù)量

31

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

CYPRESS賽普拉斯

中文名稱

賽普拉斯半導體公司官網(wǎng)

原廠標識
CYPRESS
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-3 23:03:00

人工找貨

CY7C1911CV18-300BZC價格和庫存,歡迎聯(lián)系客服免費人工找貨

CY7C1911CV18-300BZC規(guī)格書詳情

Functional Description

The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.

特性 Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 300 MHz clock for high bandwidth

■ 4-word burst for reducing address bus frequency

■ Double Data Rate (DDR) interfaces on both read and write ports

(data transferred at 600 MHz) at 300 MHz

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock

skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high-speed

systems

■ Single multiplexed address input bus latches address inputs

for both read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR?-II operates with 1.5 cycle read latency when the Delay

Lock Loop (DLL) is enabled

■ Operates as a QDR-I device with 1 cycle read latency in DLL

off mode

■ Available in x 8, x 9, x 18, and x 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable drive HSTL output buffers

■ JTAG 1149.1 compatible test access port

■ Delay Lock Loop (DLL) for accurate data placement

供應商 型號 品牌 批號 封裝 庫存 備注 價格
CYPRESS/賽普拉斯
24+
BGA272
6618
公司現(xiàn)貨庫存,支持實單
詢價
CYPRESS(賽普拉斯)
24+
LBGA165
7350
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!!
詢價
CYPRESS/賽普拉斯
24+
NA/
3369
原裝現(xiàn)貨,當天可交貨,原型號開票
詢價
CYPRESS/賽普拉斯
25+
BGA
119
原裝正品,假一罰十!
詢價
CYPRESS
2016+
FBGA165
6523
只做原裝正品現(xiàn)貨!或訂貨!
詢價
Cypress(賽普拉斯)
21+
FBGA-165
30000
只做原裝,質量保證
詢價
Infineon Technologies
23+/24+
165-LBGA
8600
只供原裝進口公司現(xiàn)貨+可訂貨
詢價
ADI
23+
BGA
7000
詢價
Cypress Semiconductor Corp
23+
165-FBGA13x15
7300
專注配單,只做原裝進口現(xiàn)貨
詢價
CYPRESS/賽普拉斯
2023+
BGA
8635
一級代理優(yōu)勢現(xiàn)貨,全新正品直營店
詢價