最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>CY7C1313JV18>規(guī)格書(shū)詳情

CY7C1313JV18中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

CY7C1313JV18
廠商型號(hào)

CY7C1313JV18

功能描述

18-Mbit QDR II SRAM 4-Word Burst Architecture

文件大小

689.64 Kbytes

頁(yè)面數(shù)量

27 頁(yè)

生產(chǎn)廠商

CYPRESS CypressSemiconductor

中文名稱

賽普拉斯 賽普拉斯半導(dǎo)體公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-9 9:12:00

人工找貨

CY7C1313JV18價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

CY7C1313JV18規(guī)格書(shū)詳情

Functional Description

The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.

特性 Features

■ Separate Independent Read and Write Data Ports

? Supports concurrent transactions

■ 300 MHz Clock for High Bandwidth

■ 4-word Burst for reducing Address Bus Frequency

■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz

■ Two Input Clocks (K and K) for Precise DDR Timing

? SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports

■ Separate Port Selects for Depth Expansion

■ Synchronous Internally Self-timed Writes

■ QDR? II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled

■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode

■ Available in x8, x9, x18, and x36 configurations

■ Full Data Coherency, providing most current Data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable Drive HSTL Output Buffers

■ JTAG 1149.1 Compatible Test Access Port

■ Delay Lock Loop (DLL) for Accurate Data Placement

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
Cypress
165-FBGA
5000
Cypress一級(jí)分銷,原裝原盒原包裝!
詢價(jià)
CYPRESS
23+
NA
1221
專業(yè)電子元器件供應(yīng)鏈正邁科技特價(jià)代理特價(jià),原裝元器件供應(yīng),支持開(kāi)發(fā)樣品
詢價(jià)
Cypress Semiconductor Corp
2025+
165-FBGA(13x15)
13566
詢價(jià)
CYPRESS
23+
BGA
37339
公司原裝現(xiàn)貨!主營(yíng)品牌!可含稅歡迎查詢
詢價(jià)
Infineon Technologies
23+/24+
165-LBGA
8600
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨
詢價(jià)
24+
N/A
64000
一級(jí)代理-主營(yíng)優(yōu)勢(shì)-實(shí)惠價(jià)格-不悔選擇
詢價(jià)
Cypress Semiconductor Corp
24+
165-FBGA(13x15)
56200
一級(jí)代理/放心采購(gòu)
詢價(jià)
CYPRESS/賽普拉斯
24+
BGA
60000
全新原裝現(xiàn)貨
詢價(jià)
INFINEON
24+
con
326449
優(yōu)勢(shì)庫(kù)存,原裝正品
詢價(jià)
CYPRESS
ROHS+Original
NA
1221
專業(yè)電子元器件供應(yīng)鏈/QQ 350053121 /正納電子
詢價(jià)