首頁>CY7C1313CV18-300BZI>規(guī)格書詳情
CY7C1313CV18-300BZI中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
CY7C1313CV18-300BZI |
功能描述 | 18-Mbit QDR??II SRAM 4-Word Burst Architecture |
文件大小 |
695.1 Kbytes |
頁面數(shù)量 |
31 頁 |
生產(chǎn)廠商 | CYPRESS CypressSemiconductor |
中文名稱 | 賽普拉斯 賽普拉斯半導(dǎo)體公司 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-9 15:04:00 |
人工找貨 | CY7C1313CV18-300BZI價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- CY7C1313BV18-300BZI
- CY7C1313CV18
- CY7C1313CV18-278BZXC
- CY7C1313CV18-278BZXI
- CY7C1313CV18-250BZXC
- CY7C1313CV18-200BZC
- CY7C1313CV18-200BZXI
- CY7C1313CV18-167BZC
- CY7C1313BV18-300BZXC
- CY7C1313CV18-300BZC
- CY7C1313CV18-278BZC
- CY7C1313CV18-167BZI
- CY7C1313CV18-200BZXC
- CY7C1313CV18-200BZI
- CY7C1313CV18-278BZI
- CY7C1313CV18-250BZC
- CY7C1313CV18-250BZI
- CY7C1313CV18-250BZXI
CY7C1313CV18-300BZI規(guī)格書詳情
Functional Description
The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.
特性 Features
■ Separate independent read and write data ports
? Supports concurrent transactions
■ 300 MHz clock for high bandwidth
■ 4-word burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 600 MHz) at 300 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
■ Single multiplexed address input bus latches address inputs
for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR?-II operates with 1.5 cycle read latency when the Delay
Lock Loop (DLL) is enabled
■ Operates as a QDR-I device with 1 cycle read latency in DLL
off mode
■ Available in x 8, x 9, x 18, and x 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
原裝CYPRESS |
23+ |
BGA |
28000 |
原裝正品 |
詢價(jià) | ||
CYPRESS SEMICONDUCTOR |
2022+ |
原廠原包裝 |
8600 |
全新原裝 支持表配單 中國著名電子元器件獨(dú)立分銷 |
詢價(jià) | ||
SPANSION(飛索) |
2447 |
FBGA-165(13x15) |
315000 |
136個(gè)/托盤一級(jí)代理專營品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長 |
詢價(jià) | ||
Cypress |
22+ |
165FBGA (13x15) |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
CYPRESS |
2016+ |
FBGA165 |
3526 |
假一罰十進(jìn)口原裝現(xiàn)貨原盤原標(biāo)! |
詢價(jià) | ||
Cypress |
25+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價(jià) | |||
CYPRESS/賽普拉斯 |
22+ |
BGA |
17800 |
原裝正品 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
2023+ |
BGA |
8635 |
一級(jí)代理優(yōu)勢(shì)現(xiàn)貨,全新正品直營店 |
詢價(jià) | ||
CYPRESS |
22+ |
BGA |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
CYPRESS |
23+ |
BGA |
37339 |
公司原裝現(xiàn)貨!主營品牌!可含稅歡迎查詢 |
詢價(jià) |