最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>CY7C1313CV18-250BZI>規(guī)格書(shū)詳情

CY7C1313CV18-250BZI集成電路(IC)的存儲(chǔ)器規(guī)格書(shū)PDF中文資料

CY7C1313CV18-250BZI
廠(chǎng)商型號(hào)

CY7C1313CV18-250BZI

參數(shù)屬性

CY7C1313CV18-250BZI 封裝/外殼為165-LBGA;包裝為卷帶(TR);類(lèi)別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 18MBIT PARALLEL 165FBGA

功能描述

18-Mbit QDR??II SRAM 4-Word Burst Architecture

封裝外殼

165-LBGA

文件大小

695.1 Kbytes

頁(yè)面數(shù)量

31 頁(yè)

生產(chǎn)廠(chǎng)商

CYPRESS CypressSemiconductor

中文名稱(chēng)

賽普拉斯 賽普拉斯半導(dǎo)體公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠(chǎng)下載

更新時(shí)間

2025-8-9 15:01:00

人工找貨

CY7C1313CV18-250BZI價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

CY7C1313CV18-250BZI規(guī)格書(shū)詳情

Functional Description

The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.

特性 Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 300 MHz clock for high bandwidth

■ 4-word burst for reducing address bus frequency

■ Double Data Rate (DDR) interfaces on both read and write ports

(data transferred at 600 MHz) at 300 MHz

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock

skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high-speed

systems

■ Single multiplexed address input bus latches address inputs

for both read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR?-II operates with 1.5 cycle read latency when the Delay

Lock Loop (DLL) is enabled

■ Operates as a QDR-I device with 1 cycle read latency in DLL

off mode

■ Available in x 8, x 9, x 18, and x 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable drive HSTL output buffers

■ JTAG 1149.1 compatible test access port

■ Delay Lock Loop (DLL) for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    CY7C1313CV18-250BZI

  • 制造商:

    Cypress Semiconductor Corp

  • 類(lèi)別:

    集成電路(IC) > 存儲(chǔ)器

  • 包裝:

    卷帶(TR)

  • 存儲(chǔ)器類(lèi)型:

    易失

  • 存儲(chǔ)器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II

  • 存儲(chǔ)容量:

    18Mb(1M x 18)

  • 存儲(chǔ)器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    -40°C ~ 85°C(TA)

  • 安裝類(lèi)型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(13x15)

  • 描述:

    IC SRAM 18MBIT PARALLEL 165FBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
Cypress Semiconductor Corp
23+
165-FBGA13x15
7300
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨
詢(xún)價(jià)
Cypress Semiconductor Corp
23+
165-FBGA13x15
7300
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨
詢(xún)價(jià)
CYPRESS
23+
FBGA165
7000
詢(xún)價(jià)
SPANSION(飛索)
2447
FBGA-165(13x15)
315000
136個(gè)/托盤(pán)一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)
詢(xún)價(jià)
CYPRESS SEMICONDUCTOR
2022+
原廠(chǎng)原包裝
8600
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷(xiāo)
詢(xún)價(jià)
CYPRESS
2016+
FBGA165
3526
假一罰十進(jìn)口原裝現(xiàn)貨原盤(pán)原標(biāo)!
詢(xún)價(jià)
Cypress
25+
25000
原廠(chǎng)原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票!
詢(xún)價(jià)
CYPRESS/賽普拉斯
22+
BGA
17800
原裝正品
詢(xún)價(jià)
CYPRESS/賽普拉斯
2023+
BGA
8635
一級(jí)代理優(yōu)勢(shì)現(xiàn)貨,全新正品直營(yíng)店
詢(xún)價(jià)
CYPRESS
22+
BGA
8000
原裝正品支持實(shí)單
詢(xún)價(jià)