- IC/元器件
- PDF資料
- 商情資訊
- 絲印反查
首頁(yè)>CY7C1313JV18-300BZI>規(guī)格書詳情
CY7C1313JV18-300BZI中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
CY7C1313JV18-300BZI |
功能描述 | 18-Mbit QDR II SRAM 4-Word Burst Architecture |
文件大小 |
689.64 Kbytes |
頁(yè)面數(shù)量 |
27 頁(yè) |
生產(chǎn)廠商 | CYPRESS CypressSemiconductor |
中文名稱 | 賽普拉斯 賽普拉斯半導(dǎo)體公司 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-8 23:00:00 |
人工找貨 | CY7C1313JV18-300BZI價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- CY7C1313CV18-300BZXC
- CY7C1313CV18-278BZXC
- CY7C1313CV18-278BZXI
- CY7C1313CV18-250BZXC
- CY7C1313CV18-200BZC
- CY7C1313CV18-200BZXI
- CY7C1313CV18-300BZC
- CY7C1313CV18-300BZXI
- CY7C1313CV18-278BZC
- CY7C1313CV18-200BZXC
- CY7C1313CV18-200BZI
- CY7C1313CV18-278BZI
- CY7C1313CV18-300BZI
- CY7C1313CV18-250BZC
- CY7C1313CV18-250BZI
- CY7C1313CV18-250BZXI
- CY7C1313CV18-167BZXI
- CY7C1313JV18-250BZI
CY7C1313JV18-300BZI規(guī)格書詳情
Functional Description
The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.
特性 Features
■ Separate Independent Read and Write Data Ports
? Supports concurrent transactions
■ 300 MHz Clock for High Bandwidth
■ 4-word Burst for reducing Address Bus Frequency
■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz
■ Two Input Clocks (K and K) for Precise DDR Timing
? SRAM uses rising edges only
■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches
■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems
■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports
■ Separate Port Selects for Depth Expansion
■ Synchronous Internally Self-timed Writes
■ QDR? II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled
■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode
■ Available in x8, x9, x18, and x36 configurations
■ Full Data Coherency, providing most current Data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable Drive HSTL Output Buffers
■ JTAG 1149.1 Compatible Test Access Port
■ Delay Lock Loop (DLL) for Accurate Data Placement
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
24+ |
NA/ |
3507 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票 |
詢價(jià) | ||
CYPRESS(賽普拉斯) |
24+ |
LBGA165 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
CYPRESS |
23+ |
NA |
1221 |
專業(yè)電子元器件供應(yīng)鏈正邁科技特價(jià)代理特價(jià),原裝元器件供應(yīng),支持開發(fā)樣品 |
詢價(jià) | ||
CYPRESS |
23+ |
BGA |
37339 |
公司原裝現(xiàn)貨!主營(yíng)品牌!可含稅歡迎查詢 |
詢價(jià) | ||
CYPRESS SEMICONDUCTOR/賽普拉斯 |
兩年內(nèi) |
N/A |
178 |
原裝現(xiàn)貨,實(shí)單價(jià)格可談 |
詢價(jià) | ||
CYPRESS |
2016+ |
FBGA165 |
3526 |
假一罰十進(jìn)口原裝現(xiàn)貨原盤原標(biāo)! |
詢價(jià) | ||
INFINEON/英飛凌 |
23+ |
P-BGA-165 |
28611 |
為終端用戶提供優(yōu)質(zhì)元器件 |
詢價(jià) | ||
原裝CYPRESS |
23+ |
BGA |
28000 |
原裝正品 |
詢價(jià) | ||
CYPRESSSEMICONDUCTORCORP |
23+ |
165-LBGA |
10000 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢價(jià) | ||
CYPRESS |
22+ |
BGA |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) |