最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>74LVCH16374ADGG>規(guī)格書詳情

74LVCH16374ADGG集成電路(IC)的觸發(fā)器規(guī)格書PDF中文資料

74LVCH16374ADGG
廠商型號

74LVCH16374ADGG

參數(shù)屬性

74LVCH16374ADGG 封裝/外殼為48-TFSOP(0.240",6.10mm 寬);包裝為管件;類別為集成電路(IC)的觸發(fā)器;產(chǎn)品描述:IC FF D-TYPE DUAL 8BIT 48TSSOP

功能描述

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

封裝外殼

48-TFSOP(0.240",6.10mm 寬)

文件大小

242.17 Kbytes

頁面數(shù)量

13

生產(chǎn)廠商

NEXPERIA Nexperia B.V. All rights reserved

中文名稱

安世 安世半導(dǎo)體(中國)有限公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-17 23:01:00

人工找貨

74LVCH16374ADGG價格和庫存,歡迎聯(lián)系客服免費人工找貨

74LVCH16374ADGG規(guī)格書詳情

1. General description

The 74LVC16374A; 74LVCH16374A is a 16-bit edge-triggered D-type flip-flop with 3-state outputs.

The device can be used as two 8-bit flip-flops or one 16-bit flip-flop. The device features two clocks

(1CP and 2CP) and two output enables (1OE and 2OE), each controlling 8-bits. The flip-flops

will store the state of their individual D-inputs that meet the set-up and hold time requirements

on the LOW-to-HIGH clock (nCP) transition. A HIGH on nOE causes the outputs to assume a

high-impedance OFF-state. Operation of the nOE input does not affect the state of the flip-flops.

Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices

as translators in mixed 3.3 V and 5 V environments.

Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry

disables the output, preventing the potentially damaging backflow current through the device when

it is powered down.

2. Features and benefits

. Overvoltage tolerant inputs to 5.5 V

. Wide supply voltage range from 1.2 V to 3.6 V

. CMOS low power dissipation

. Multibyte flow-through standard pinout architecture

. Low inductance multiple supply pins for minimum noise and ground bounce

. Direct interface with TTL levels

. All data inputs have bus hold (74LVCH16374A only)

. High-impedance outputs when VCC = 0 V

. IOFF circuitry provides partial Power-down mode operation

. Complies with JEDEC standard:

. JESD8-7A (1.65 V to 1.95 V)

. JESD8-5A (2.3 V to 2.7 V)

. JESD8-C/JESD36 (2.7 V to 3.6 V)

. ESD protection:

. HBM JESD22-A114F exceeds 2000 V

. MM JESD22-A115-B exceeds 200 V

. CDM JESD22-C101E exceeds 1000 V

. Specified from -40 °C to +85 °C and -40 °C to +125 °C

產(chǎn)品屬性

  • 產(chǎn)品編號:

    74LVCH16374ADGG,51

  • 制造商:

    Nexperia USA Inc.

  • 類別:

    集成電路(IC) > 觸發(fā)器

  • 系列:

    74LVCH

  • 包裝:

    管件

  • 功能:

    標(biāo)準(zhǔn)

  • 類型:

    D 型

  • 輸出類型:

    三態(tài),非反相

  • 不同 V、最大 CL 時最大傳播延遲:

    5.4ns @ 3.3V,50pF

  • 觸發(fā)器類型:

    正邊沿

  • 電流 - 輸出高、低:

    24mA,24mA

  • 電壓 - 供電:

    1.65V ~ 3.6V

  • 工作溫度:

    -40°C ~ 125°C(TA)

  • 安裝類型:

    表面貼裝型

  • 供應(yīng)商器件封裝:

    48-TSSOP

  • 封裝/外殼:

    48-TFSOP(0.240",6.10mm 寬)

  • 描述:

    IC FF D-TYPE DUAL 8BIT 48TSSOP

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
恩XP
24+
NA/
600
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
Nexperia(安世)
24+
TSSOP486.1mm
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費送樣,原廠技術(shù)支持!!!
詢價
恩XP
24+
30000
房間原裝現(xiàn)貨特價熱賣,有單詳談
詢價
恩XP
1948+
TSSOP48
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價
PHI
2023+
TSSOP
6604
一級代理優(yōu)勢現(xiàn)貨,全新正品直營店
詢價
TI(德州儀器)
2024+
TSSOP-48-6.2mm
500000
誠信服務(wù),絕對原裝原盤
詢價
恩XP
24+
TSSOP48
50
只做原廠渠道 可追溯貨源
詢價
PHI
24+
TSSOP48
32
詢價
TI
2025+
TSSOP-48
16000
原裝優(yōu)勢絕對有貨
詢價
TI/德州儀器
25+
TSSOP-48
860000
明嘉萊只做原裝正品現(xiàn)貨
詢價