最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>XIO2213B>規(guī)格書詳情

XIO2213B數(shù)據(jù)手冊(cè)集成電路(IC)的專用規(guī)格書PDF

PDF無(wú)圖
廠商型號(hào)

XIO2213B

參數(shù)屬性

XIO2213B 封裝/外殼為167-LFBGA;包裝為管件;類別為集成電路(IC)的專用;產(chǎn)品描述:IC INTFACE SPECIALIZED 167NFBGA

功能描述

x1 PCIe 至 1394b OHCI 主機(jī)控制器

封裝外殼

167-LFBGA

制造商

TI Texas Instruments

中文名稱

德州儀器 美國(guó)德州儀器公司

數(shù)據(jù)手冊(cè)

下載地址下載地址二

更新時(shí)間

2025-9-5 22:58:00

人工找貨

XIO2213B價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

XIO2213B規(guī)格書詳情

描述 Description

The TI XIO2213B is a PCIe to PCI translation bridge, where the PCI bus interface is internally connected to a 1394b open host controller/link-layer controller with a 3-port 1394b PHY. The PCIe to PCI translation bridge is fully compatible with the PCI Express to PCI/PCI-X Bridge Specification, Revision 1.0. Also, the bridge supports the standard PCI-to-PCI bridge programming model. The 1394b OHCI controller function is fully compatible with IEEE Std 1394b and the latest 1394 Open Host Controller Interface (OHCI) Specification.The XIO2213B simultaneously supports up to four posted write transactions, four nonposted transactions, and four completion transactions pending in each direction at any time. Each posted write data queue and completion data queue can store up to 8K bytes of data. The nonposted data queues can store up to 128 bytes of data.The PCIe interface supports a ×1 link operating at full 250 Mbit/s packet throughput in each direction simultaneously. Also, the bridge supports the advanced error reporting capability including ECRC as defined in the PCI Express Base Specification, Revision 1.1. Supplemental firmware or software is required to fully utilize both of these features.Robust pipeline architecture is implemented to minimize system latency. If parity errors are detected, packet poisoning is supported for both upstream and downstream operations.PCIe power management (PM) features include active-state link PM, PME mechanisms, and all conventional PCI D states. If the active-state link PM is enabled, the link automatically saves power when idle using the L0s and L1 states. PM active-state NAK, PM PME, and PME-to-ACK messages are supported. The bridge is compliant with the latest PCI Bus Power Management Specification and provides several low-power modes, which enable the host power system to further reduce power consumptionEight general-purpose inputs and outputs (GPIOs), configured through accesses to the PCIe configuration space, allow for further system control and customization.Deep FIFOs are provided to buffer 1394 data and accommodate large host bus latencies. The device provides physical write posting and a highly tuned physical data path for SBP-2 performance. The device is capable of transferring data between the PCIe bus and the 1394 bus at 100M bit/s, 200M bit/s, 400M bit/s, and 800M bit/s. The device provides three 1394 ports that have separate cable bias (TPBIAS).As required by the 1394 Open Host Controller Interface (OHCI) Specification, internal control registers are memory mapped and nonprefetchable. This configuration header is accessed through configuration cycles specified by PCIe, and it provides plug-and-play (PnP) compatibility.The PHY provides the digital and analog transceiver functions needed to implement a 3-port node in a cable-based 1394 network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. An optional external 2-wire serial EEPROM interface is provided to load the global unique ID for the 1394 fabric.The XIO2213B requires an external 98.304-MHz crystal oscillator to generate a reference clock. The external clock drives an internal phase-locked loop (PLL), which generates the required reference signal. This reference signal provides the clock signals that control transmission of the outbound encoded information. The power-down (PD) function, when enabled by asserting the PD terminal high, stops operation of the PLL. Data bits to be transmitted through the cable ports are latched internally, combined serially, encoded, and transmitted at 98.304, 196.608, 393.216, 491.52, or 983.04 Mbit/s (referred to as S100, S200, S400, S400B, or S800 speed, respectively) as the outbound information stream.To ensure that the XIO2213B conforms to IEEE Std 1394b-2002, the BMODE terminal must be asserted. The BMODE terminal does not select the cable-interface mode of operation. BMODE selects the internal PHY-section/LLC-section interface mode of operation and affects the arbitration modes on the cable. BMODE must be pulled high during normal operation.Three package terminals are used as inputs to set the default value for three configuration status bits in the self-ID packet. They can be pulled high through a 1-k? resistor or hardwired low as a function of the equipment design. The PC0, PC1, and PC2 terminals indicate the default power class status for the node (the need for power from the cable or the ability to supply power to the cable). The contender bit in the PHY register set indicates that the node is a contender either for the isochronous resource manager (IRM) or for the bus manager (BM). On the XIO2213B, this bit can only be set by a write to the PHY register set. If a node is to be a contender for IRM or BM, the node software must set this bit in the PHY register set.

特性 Features

? Full ×1 PCI Express (PCIe) Throughput
? Fully Compliant With PCI Express Base Specification, Revision 1.1
? Utilizes 100-MHz Differential PCI Express Common Reference Clock or 125-MHz Single-Ended Reference Clock
? Fully Supports Provisions of IEEE Std P1394b-2002
? Fully Compliant With Provisions of IEEE Std 1394-1995 for a High-Performance Serial Bus and IEEE Std 1394a-2000
? Fully Compliant With 1394 Open Host Controller Interface (OHCI) Specification, Revision 1.1 and Revision 1.2 Draft
? Three IEEE Std 1394b Fully Compliant Cable Ports at 100M Bit/s, 200M Bit/s, 400M Bit/s, and 800M Bit/s
? Cable Ports Monitor Line Conditions for Active Connection to Remote Node
? Cable Power Presence Monitoring
? EEPROM Configuration Support to Load Global Unique ID for 1394 Fabric
? Support for D1, D2, D3hot
? Active-State Link Power Management Saves Power When Packet Activity on the PCI Express Link Is Idle, Using Both L0s and L1 States
? Eight 3.3-V Multifunction General-Purpose I/O (GPIO) Terminals

技術(shù)參數(shù)

  • 制造商編號(hào)

    :XIO2213B

  • 生產(chǎn)廠家

    :TI

  • Protocols

    :PCIe

  • Applications

    :PCIe

  • Number of channels (#)

    :3

  • Speed (Max) (Gbps)

    :0.8

  • Supply voltage (V)

    :1.5

  • Rating

    :Catalog

  • Operating temperature range (C)

    :-40 to 85

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI
2016+
NFBGA168
3000
主營(yíng)TI,絕對(duì)原裝,假一賠十,可開17%增值稅發(fā)票!
詢價(jià)
TI
20+
BGA
53650
TI原裝主營(yíng)-可開原型號(hào)增稅票
詢價(jià)
TI/德州儀器
21+
NFBGA167
36680
只做原裝,質(zhì)量保證
詢價(jià)
TI
23+
NA
10021
專業(yè)電子元器件供應(yīng)鏈正邁科技特價(jià)代理特價(jià),原裝元器件供應(yīng),支持開發(fā)樣品
詢價(jià)
TI/德州儀器
25+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價(jià)
TI
24+
原廠原封
6523
進(jìn)口原裝公司百分百現(xiàn)貨可出樣品
詢價(jià)
TI(德州儀器)
2021+
NFBGA-168(7x7)
499
詢價(jià)
TI/德州儀器
2021+
NFBGA168
9598
十年專營(yíng)原裝現(xiàn)貨,假一賠十
詢價(jià)
TI
23+
BGA
20000
詢價(jià)
TI
24+
NFBGA|167
70230
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系
詢價(jià)