XIO1100數(shù)據(jù)手冊集成電路(IC)的專用規(guī)格書PDF
XIO1100規(guī)格書詳情
描述 Description
The XIO1100 is a PCI Express. PHY that is compliant with PCI Express Base Specification Revision 1.1 and that interfaces the PCI Express Media Access Layer (MAC) to a PCI Express serial link by using a modified version of the interface described in PHY Interface for the PCI Express. Architecture (also known as PIPE interface) by Intel Corporation. This modified version of the PIPE interface is referred to as a TI-PIPE interface throughout this data manual.
The TI-PIPE interface is a pin-configurable interface that can be configured as either a 16-bit or an 8-bit interface.
The 16-bit TI-PIPE interface is a 125 MHz 16-bit parallel interface with a 16-bit output bus (RXDATA) that is clocked by the RXCLK output clock and a 16-bit input bus (TXDATA) that is clocked by the TXCLK input clock. Both buses are clocked using Single Data Rate (SDR) clocking in which the data transitions are on the rising edge of the associated clock. The 8-bit TI-PIPE interface is a 250 MHz 8-bit parallel interface with an 8-bit output bus (RXDATA) that is clocked by the RXCLK output clock and an 8-bit input bus (TXDATA) that is clocked by the TXCLK input clock. Both buses are clocked using Double Data Rate (DDR) clocking in which the data transitions are on both the rising edge and the falling edge of the clock. The XIO1100 PHY interfaces to a 2.5 Gbps PCI Express serial link with a transmit differential pair (TXP and TXN) and a receive differential pair (RXP and RXN). Incoming data at the XIO1100 PHY receive differential pair (RXP and RXN) is forwarded to the MAC on the RXDATA output bus. Data received from the MAC on the TXDATA input bus is forwarded to the XIO1100 PHY transfer differential pair (TXP and TXN).
The XIO1100 is also responsible for handling the 8B/10B encoding/decoding and scrambling/unscrambling of the outgoing data. In addition, XIO1100 can recover/interpolate the clock on the receiver side based on the transitions guaranteed by the use of the 8B/10B mechanism and supply this to the receive side of the data link layer logic.
In addition to the TI-PIPE interface, the XIO1100 has some TI-proprietary side-band signals that some customers may wish to use to take advantage of additional XIO1100 low-power state features (for example, disabling the PLL during the L1 power state).
特性 Features
? X1 PCI Express? Serial Link
? Selectable Reference Clock (100 MHz, 125 MHz)
? TI-PIPE MAC Interface
? 125 MHz TX/RX Clocks
? 100-Pin MicroStar? BGA Package
? Selectable 1.5-V or 1.8-V LVCMOS Buffers.
TI and MicroStar BGA are trademarks of Texas Instruments Incorporated PCI Express is a trademark of PCI-SIG
技術(shù)參數(shù)
- 制造商編號
:XIO1100
- 生產(chǎn)廠家
:TI
- Protocols
:PCIe
- Application
:PCIe
- Speed(Max)(Gbps)
:2.5
- Supply voltage(V)
:1.51.83.3
- Rating
:Catalog
- Operating temperature range(C)
:0 to 70
- Package Group
:BGA MICROSTAR | 100
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
24+ |
NA/ |
10290 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票 |
詢價 | ||
TI(德州儀器) |
24+ |
BGA100 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費送樣,原廠技術(shù)支持!!! |
詢價 | ||
TI/德州儀器 |
25+ |
BGA |
12496 |
TI/德州儀器原裝正品XIO1100即刻詢購立享優(yōu)惠#長期有貨 |
詢價 | ||
TI/德州儀器 |
22+ |
BGA-100 |
100000 |
代理渠道/只做原裝/可含稅 |
詢價 | ||
TI |
24+ |
BGA-100 |
20000 |
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅??! |
詢價 | ||
TI |
24+ |
BGA-100 |
25000 |
一級專營品牌全新原裝熱賣 |
詢價 | ||
TI(德州儀器) |
2021+ |
BGAMICROSTAR-100(12.1x12.1) |
499 |
詢價 | |||
TI/TEXAS |
23+ |
原廠封裝 |
8931 |
詢價 | |||
TI |
23+ |
NA |
20000 |
詢價 | |||
TI |
24+ |
NFBGA|100 |
70230 |
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價 |