首頁(yè)>TPIC6A259NE.A>規(guī)格書詳情
TPIC6A259NE.A中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
TPIC6A259NE.A |
功能描述 | POWER LOGIC 8-BIT ADDRESSABLE LATCH |
絲印標(biāo)識(shí) | |
封裝外殼 | PDIP |
文件大小 |
345.38 Kbytes |
頁(yè)面數(shù)量 |
17 頁(yè) |
生產(chǎn)廠商 | TI2 |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-8 18:03:00 |
人工找貨 | TPIC6A259NE.A價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
TPIC6A259NE.A規(guī)格書詳情
Low rDS(on) . . . 1 Ω Typ
Output Short-Circuit Protection
Avalanche Energy . . . 75 mJ
Eight 350-mA DMOS Outputs
50-V Switching Capability
Four Distinct Function Modes
Low Power Consumption
description
This power logic 8-bit addressable latch controls
open-drain DMOS-transistor outputs and is
designed for general-purpose storage applications
in digital systems. Specific uses include
working registers, serial-holding registers, and
decoders or demultiplexers. This is a multifunctional
device capable of operating as eight
addressable latches or an 8-line demultiplexer
with active-low DMOS outputs. Each open-drain
DMOS transistor features an independent
chopping current-limiting circuit to prevent
damage in the case of a short circuit.
Four distinct modes of operation are selectable by
controlling the clear (CLR) and enable (G) inputs
as enumerated in the function table. In the
addressable-latch mode, data at the data-in (D)
terminal is written into the addressed latch. The
addressed DMOS-transistor output inverts the
data input with all unaddressed DMOS-transistor
outputs remaining in their previous states. In the
memory mode, all DMOS-transistor outputs
remain in their previous states and are unaffected
by the data or address inputs. To eliminate the
possibility of entering erroneous data in the latch,
enable G should be held high (inactive) while the
address lines are changing. In the 8-line
demultiplexing mode, the addressed output is
inverted with respect to the D input and all other
outputs are high. In the clear mode, all outputs are
high and unaffected by the address and data
inputs.
Separate power ground (PGND) and logic ground
(LGND) terminals are provided to facilitate
maximum system flexibility. All PGND terminals
are internally connected, and each PGND
terminal must be externally connected to the
power system ground in order to minimize
parasitic impedance. A single-point connection
between LGND and PGND must be made
externally in a manner that reduces crosstalk
between the logic and load circuits.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
24+ |
SOP24 |
1500 |
只供應(yīng)原裝正品 歡迎詢價(jià) |
詢價(jià) | ||
TI(德州儀器) |
23+ |
NA |
20094 |
正納10年以上分銷經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持 |
詢價(jià) | ||
TI/德州儀器 |
22+ |
SOP |
20000 |
原裝現(xiàn)貨,實(shí)單支持 |
詢價(jià) | ||
TI |
25+ |
SOIC (DW) |
6000 |
原廠原裝,價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
TEXAS |
23+ |
NA |
1336 |
專做原裝正品,假一罰百! |
詢價(jià) | ||
TI/德州儀器 |
23+ |
SOP |
11200 |
原廠授權(quán)一級(jí)代理、全球訂貨優(yōu)勢(shì)渠道、可提供一站式BO |
詢價(jià) | ||
TI |
24+ |
SOP |
6868 |
原裝現(xiàn)貨,可開(kāi)13%稅票 |
詢價(jià) | ||
TI |
2025+ |
SOIC-24 |
16000 |
原裝優(yōu)勢(shì)絕對(duì)有貨 |
詢價(jià) | ||
Texas Instruments |
24+ |
24-SOIC |
56200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
TI |
24+ |
SOP24 |
7500 |
十年品牌!原裝現(xiàn)貨!!! |
詢價(jià) |