首頁>SN74SSQEC32882ZALR.A>規(guī)格書詳情
SN74SSQEC32882ZALR.A中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
SN74SSQEC32882ZALR.A |
功能描述 | 28-Bit to 56-Bit Registered Buffer With Address Parity Test One Pair to Four Pair Differential Clock PLL Driver |
絲印標識 | |
封裝外殼 | NFBGA |
文件大小 |
765.3 Kbytes |
頁面數(shù)量 |
9 頁 |
生產(chǎn)廠商 | TI2 |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-18 18:30:00 |
人工找貨 | SN74SSQEC32882ZALR.A價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
相關(guān)芯片規(guī)格書
更多- SN74SSQEA32882ZALR
- SN74SSQE32882ZALR
- SN74SSQE32882ZALR
- SN74SSQEA32882
- SN74SSQE32882ZCJR
- SN74SSQE32882_1
- SN74SSQE32882ZALR
- SN74SSQE32882ZCJR
- SN74SSQE32882_10
- SN74SSQE32882ZCJR
- SN74SSQE32882ZALR
- SN74SSQEC32882
- SN74SSQE32882ZCJR
- SN74SSQEC32882ZALR
- SN74SSQE32882_17
- SN74SSQEB32882
- SN74SSQEB32882ZALR
- SN74SSQEC32882ZALR
SN74SSQEC32882ZALR.A規(guī)格書詳情
1FEATURES
? JEDEC SSTE32882
? 1-to-2 Register Outputs and 1-to-4 Clock Pair
Outputs Support Stacked DDR3 RDIMMs
? CKE Powerdown Mode for Optimized System
Power Consumption
? 1.5V/1.35V/1.25V Phase Lock Loop Clock
Driver for Buffering One Differential Clock Pair
(CK and CK) and Distributing to Four
Differential Outputs
? 1.5V/1.35V/1.25V CMOS Inputs
? Checks Parity on Command and Address
(CS-Gated) Data Inputs
? Configurable Driver Strength
? Uses Internal Feedback Loop
? Optimized Power Consumption
APPLICATIONS
? DDR3 Registered DIMMs up to DDR3-1866
? DDR3L Registered DIMMs up to DDR3L-1600
? DDR3U Registered DIMMs up to DDR3U-1333
? Single-, Dual- and Quad-Rank RDIMM
DESCRIPTION
This 1:2 or 26-bit 1:2 and 4-bit 1:1 registering clock driver with parity is designed for operation on DDR3
registered DIMMs with VDD of 1.5 V, on DDR3L registered DIMMs with VDD of 1.35 V and on DDR3U registered
DIMMs with VDD of 1.25 V.
All inputs are 1.5 V, 1.35V and 1.25 V CMOS compatible. All outputs are CMOS drivers optimized to drive DRAM
signals on terminated traces in DDR3 RDIMM applications. The clock outputs Yn and Yn and control net outputs
DxCKEn, DxCSn and DxODTn can be driven with a different strength and skew to optimize signal integrity,
compensate for different loading and equalize signal travel speed.
The SN74SSQEC32882 has two basic modes of operation associated with the Quad Chip Select Enable
(QCSEN) input. When the QCSEN input pin is open (or pulled high), the component has two chip select inputs,
DCS0 and DCS1, and two copies of each chip select output, QACS0, QACS1, QBCS0 and QBCS1. This is the
QuadCS disabled mode. When the QCSEN input pin is pulled low, the component has four chip select inputs
DCS[3:0], and four chip select outputs, QCS[3:0]. This is the QuadCS enabled mode. Through the remainder of
this specification, DCS[n:0] will indicate all of the chip select inputs, where n=1 for QuadCS disabled, and n=3 for
QuadCS enabled. QxCS[n:0] will indicate all of the chip select outputs.
The device also supports a mode where a single device can be mounted on the back side of a DIMM. If
MIRROR=HIGH, Input Bus Termination (IBT) has to stay enabled for all input signals in this case.
The SN74SSQEC32882 operates from a differential clock (CK and CK). Data are registered at the crossing of
CK going HIGH, and CK going LOW. This data could be either re-driven to the outputs or it could be used to
access device internal control registers.
The input bus data integrity is protected by a parity function. All address and command input signals are added
up and the last bit of the sum is compared to the parity signal delivered by the system at the input PAR_IN one
clock cycle later. If they do not match the device pulls the open drain output ERROUT LOW. The control signals
(DCKE0, DCKE1, DODT0, DODT1, DCS[n:0]) are not part of this computation.
The SN74SSQEC32882 implements different power saving mechanisms to reduce thermal power dissipation and
to support system power down states. By disabling unused outputs the power consumption is further reduced.
The package is optimized to support high density DIMMs. By aligning input and output positions towards DIMM
finger signal ordering and SDRAM ballout the device de-scrambles the DIMM traces allowing low cross talk
design with low interconnect latency.
Edge controlled outputs reduce ringing and improve signal eye opening at the SDRAM inputs.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI(德州儀器) |
2024+ |
PBGA-96(5.6x13.6) |
500000 |
誠信服務(wù),絕對原裝原盤 |
詢價 | ||
TI |
20+ |
NA |
53650 |
TI原裝主營-可開原型號增稅票 |
詢價 | ||
TI/德州儀器 |
25+ |
BGA-96 |
860000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
TI |
16+ |
BGA |
10000 |
原裝正品 |
詢價 | ||
TI |
1815+ |
BGA |
6528 |
只做原裝正品現(xiàn)貨!或訂貨,假一賠十! |
詢價 | ||
TI |
24+ |
TSSOP |
6000 |
進口原裝正品假一賠十,貨期7-10天 |
詢價 | ||
Texas Instruments |
25+ |
96-LFBGA |
9350 |
獨立分銷商 公司只做原裝 誠心經(jīng)營 免費試樣正品保證 |
詢價 | ||
TI/德州儀器 |
25+ |
原廠封裝 |
10280 |
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源! |
詢價 | ||
TI |
23+ |
BGA96 |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價熱賣! |
詢價 | ||
TexasInstruments |
18+ |
ICBUFFCONFIGREG25BIT96BG |
6800 |
公司原裝現(xiàn)貨/歡迎來電咨詢! |
詢價 |