首頁(yè)>SN74LVTH16652DGGR>規(guī)格書詳情
SN74LVTH16652DGGR集成電路(IC)的緩沖器驅(qū)動(dòng)器接收器收發(fā)器規(guī)格書PDF中文資料

廠商型號(hào) |
SN74LVTH16652DGGR |
參數(shù)屬性 | SN74LVTH16652DGGR 封裝/外殼為56-TFSOP(0.240",6.10mm 寬);包裝為管件;類別為集成電路(IC)的緩沖器驅(qū)動(dòng)器接收器收發(fā)器;產(chǎn)品描述:IC TXRX NON-INVERT 3.6V 56TSSOP |
功能描述 | 3.3-V ABT 16-BIT BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS |
絲印標(biāo)識(shí) | |
封裝外殼 | TSSOP / 56-TFSOP(0.240",6.10mm 寬) |
文件大小 |
645.85 Kbytes |
頁(yè)面數(shù)量 |
19 頁(yè) |
生產(chǎn)廠商 | TI2 |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-8 23:00:00 |
人工找貨 | SN74LVTH16652DGGR價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多SN74LVTH16652DGGR規(guī)格書詳情
SN74LVTH16652DGGR屬于集成電路(IC)的緩沖器驅(qū)動(dòng)器接收器收發(fā)器。由美國(guó)德州儀器公司制造生產(chǎn)的SN74LVTH16652DGGR緩沖器,驅(qū)動(dòng)器,接收器,收發(fā)器邏輯緩沖器、驅(qū)動(dòng)器、接收器和收發(fā)器允許隔離對(duì)某個(gè)電路的邏輯信號(hào)的訪問(wèn),以用于另一電路。緩沖器將其輸入信號(hào)(不變或反相)傳遞到其輸出,并可能用于清除弱信號(hào)或驅(qū)動(dòng)負(fù)載。在布爾邏輯仿真器中,緩沖器主要用于增加傳播延遲。邏輯接收器和收發(fā)器允許在數(shù)據(jù)總線之間進(jìn)行隔離通信。
Members of the Texas Instruments
WidebusE Family
State-of-the-Art Advanced BiCMOS
Technology (ABT) Design for 3.3-V
Operation and Low Static-Power
Dissipation
Support Mixed-Mode Signal Operation
(5-V Input and Output Voltages With
3.3-V VCC)
Support Unregulated Battery Operation
Down to 2.7 V
Typical VOLP (Output Ground Bounce)
< 0.8 V at VCC = 3.3 V, TA = 25°C
Ioff and Power-Up 3-State Support Hot
Insertion
Bus Hold on Data Inputs Eliminates the
Need for External Pullup/Pulldown
Resistors
Distributed VCC and GND Pin Configuration
Minimizes High-Speed Switching Noise
Flow-Through Architecture Optimizes PCB
Layout
Latch-Up Performance Exceeds 500 mA Per
JESD 17
ESD Protection Exceeds 2000 V Per
MIL-STD-883, Method 3015; Exceeds 200 V
Using Machine Model (C = 200 pF, R = 0)
Package Options Include Plastic Shrink
Small-Outline (DL) and Thin Shrink
Small-Outline (DGG) Packages and 380-mil
Fine-Pitch Ceramic Flat (WD) Package
Using 25-mil Center-to-Center Spacings
description
The ’LVTH16652 devices are 16-bit bus transceivers designed for low-voltage (3.3-V) VCC operation, but with
the capability to provide a TTL interface to a 5-V system environment. These devices can be used as two 8-bit
transceivers or one 16-bit transceiver.
Output-enable (OEAB and OEBA) inputs are provided to control the transceiver functions. Select-control (SAB
and SBA) inputs are provided to select whether real-time or stored data is transferred. A low input level selects
real-time data, and a high input level selects stored data. The circuitry used for select control eliminates the
typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data.
Figure 1 illustrates the four fundamental bus-management functions that can be performed with the
’LVTH16652 devices.
Data on the A or B bus, or both, can be stored in the internal D flip-flops by low-to-high transitions at the
appropriate clock (CLKAB or CLKBA) inputs, regardless of the levels on the select-control or output-enable
inputs. When SAB and SBA are in the real-time transfer mode, it also is possible to store data without using the
internal D-type flip-flops by simultaneously enabling OEAB and OEBA. In this configuration, each output
reinforces its input. When all other data sources to the two sets of bus lines are at high impedance, each set
of bus lines remains at its last level configuration.
When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down.
However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor
and OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by
the current-sinking/current-sourcing capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry
disables the outputs, preventing damaging current backflow through the devices when they are powered down.
The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,
which prevents driver conflict.
The SN54LVTH16652 is characterized for operation over the full military temperature range of –55°C to 125°C.
The SN74LVTH16652 is characterized for operation from –40°C to 85°C.
產(chǎn)品屬性
更多- 產(chǎn)品編號(hào):
SN74LVTH16652DGGR
- 制造商:
Texas Instruments
- 類別:
集成電路(IC) > 緩沖器,驅(qū)動(dòng)器,接收器,收發(fā)器
- 系列:
74LVTH
- 包裝:
管件
- 邏輯類型:
收發(fā)器,非反相
- 每個(gè)元件位數(shù):
8
- 輸出類型:
三態(tài)
- 電流 - 輸出高、低:
32mA,64mA
- 電壓 - 供電:
2.7V ~ 3.6V
- 工作溫度:
-40°C ~ 85°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
56-TFSOP(0.240",6.10mm 寬)
- 供應(yīng)商器件封裝:
56-TSSOP
- 描述:
IC TXRX NON-INVERT 3.6V 56TSSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI(德州儀器) |
24+ |
TSSOP566 |
2317 |
只做原裝,提供一站式配單服務(wù),代工代料。BOM配單 |
詢價(jià) | ||
TI/德州儀器 |
24+ |
NA/ |
1500 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
TI/德州儀器 |
22+ |
TSSOP |
25000 |
只做原裝進(jìn)口現(xiàn)貨,專注配單 |
詢價(jià) | ||
TI |
25+23+ |
TSSOP |
19069 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
TI/德州儀器 |
25+ |
原廠封裝 |
10280 |
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源! |
詢價(jià) | ||
TI |
24+ |
TSSOP-56 |
90000 |
一級(jí)代理商進(jìn)口原裝現(xiàn)貨、假一罰十價(jià)格合理 |
詢價(jià) | ||
TI |
2025+ |
TSSOP-56 |
16000 |
原裝優(yōu)勢(shì)絕對(duì)有貨 |
詢價(jià) | ||
Texas Instruments |
24+ |
56-TSSOP |
65200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
TI |
24+ |
5000 |
自己現(xiàn)貨 |
詢價(jià) | |||
TI |
21+ |
TSSOP |
12588 |
原裝正品,自己庫(kù)存 |
詢價(jià) |