首頁>SN74LVTH16374-EP>規(guī)格書詳情
SN74LVTH16374-EP中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- SN74LVTH16374DGGR
- SN74LVTH16374DL
- SN74LVTH16374
- SN74LVTH16374DLR
- SN74LVTH16374DLR
- SN74LVTH16373ZRDR
- SN74LVTH16374DLG4
- SN74LVTH16374DLR
- SN74LVTH16373ZRDR
- SN74LVTH16374DGGR
- SN74LVTH16374DLR
- SN74LVTH16374DL
- SN74LVTH16374DLR
- SN74LVTH16374DLR.Z
- SN74LVTH16373ZQLR
- SN74LVTH16373ZRDR
- SN74LVTH16374
- SN74LVTH16374DGGR
SN74LVTH16374-EP規(guī)格書詳情
1FEATURES
2· Members of the Texas Instruments Widebus?
Family
· State-of-the-Art Advanced BiCMOS
Technology (ABT) Design for 3.3-V Operation
and Low Static-Power Dissipation
· Support Mixed-Mode Signal Operation (5-V
Input and Output Voltages With 3.3-V VCC)
· Support Unregulated Battery Operation Down
to 2.7 V
· Typical VOLP (Output Ground Bounce) <0.8 V at
VCC = 3.3 V, TA = 25°C
· Ioff and Power-Up 3-State Support Hot Insertion
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors
· Distributed VCC and GND Pins Minimize
High-Speed Switching Noise
· Flow-Through Architecture Optimizes PCB
Layout
· Latch-Up Performance Exceeds 500 mA Per
JESD 17
· ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
DESCRIPTION/ORDERING INFORMATION
The 'LVTH16374 devices are 16-bit edge-triggered D-type flip-flops with 3-state outputs designed for low-voltage
(3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment. These
devices are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working
registers.
These devices can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock
(CLK), the Q outputs of the flip-flop take on the logic levels set up at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or
low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the
bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines
without need for interface or pullup components.
OE does not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while
the outputs are in the high-impedance state.
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors
with the bus-hold circuitry is not recommended.
When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down.
However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor;
the minimum value of the resistor is determined by the current-sinking capability of the driver.
These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry
disables the outputs, preventing damaging current backflow through the devices when they are powered down.
The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,
which prevents driver conflict.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
24+ |
NA/ |
122 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
TI |
2016+ |
BGA54 |
3900 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
TI/德州儀器 |
22+ |
BGA54 |
20000 |
原裝現(xiàn)貨,實單支持 |
詢價 | ||
TI |
25+ |
BGA56 |
4500 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
TI |
1725+ |
BGA |
6528 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
TI/德州儀器 |
24+ |
BGA54 |
43200 |
鄭重承諾只做原裝進(jìn)口現(xiàn)貨 |
詢價 | ||
TI/德州儀器 |
23+ |
BGA |
11200 |
原廠授權(quán)一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO |
詢價 | ||
TI |
23+ |
BGA56 |
5000 |
原裝正品,假一罰十 |
詢價 | ||
TI |
22+ |
56VFBGA |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
TI/德州儀器 |
24+ |
BGA54 |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單! |
詢價 |