首頁>SN74GTLPH16912>規(guī)格書詳情
SN74GTLPH16912數(shù)據(jù)手冊集成電路(IC)的通用總線功能規(guī)格書PDF

廠商型號 |
SN74GTLPH16912 |
參數(shù)屬性 | SN74GTLPH16912 封裝/外殼為56-TFSOP(0.173",4.40mm 寬);包裝為管件;類別為集成電路(IC)的通用總線功能;產(chǎn)品描述:IC UNIV BUS TXRX 18BIT 56TVSOP |
功能描述 | 18 位 LVTTL 到 GTLP 通用總線收發(fā)器 |
封裝外殼 | 56-TFSOP(0.173",4.40mm 寬) |
制造商 | TI Texas Instruments |
中文名稱 | 德州儀器 美國德州儀器公司 |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-17 23:01:00 |
人工找貨 | SN74GTLPH16912價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
SN74GTLPH16912規(guī)格書詳情
描述 Description
The SN74GTLPH16912 is a medium-drive, 18-bit UBT? transceiver that provides LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation. It allows for transparent, latched, clocked, and clock-enabled modes of data transfer. The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels. High-speed (about three times faster than standard TTL or LVTTL) backplane operation is a direct result of GTLP's reduced output swing (<1 V), reduced input threshold levels, improved differential input, OEC? circuitry, and TI-OPC? circuitry. Improved GTLP OEC and TI-OPC circuits minimize bus-settling time and have been designed and tested using several backplane models. The medium drive allows incident-wave switching in heavily loaded backplanes with equivalent load impedance down to 19 . GTLP is the Texas Instruments (TI?) derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The ac specification of the SN74GTLPH16912 is given only at the preferred higher noise-margin GTLP, but the user has the flexibility of using this device at either GTL (VTT = 1.2 V and VREF = 0.8 V) or GTLP (VTT = 1.5 V and VREF = 1 V) signal levels. Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels, but are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs. VREF is the B-port differential input reference voltage. This device is fully specified for live-insertion applications using Ioff, power-up 3-state, and BIAS VCC. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS VCC circuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability. This GTLP device features TI-OPC circuitry, which actively limits overshoot caused by improperly terminated backplanes, unevenly distributed cards, or empty slots during low-to-high signal transitions. This improves signal integrity, which allows adequate noise margin to be maintained at higher frequencies. Active bus-hold circuitry holds unused or undriven LVTTL data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, the output-enable (OE\\) input should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
特性 Features
? Member of Texas Instruments' Widebus? Family
? UBT? Latches and D-Type Flip-Flops for Operation in Transparent, Latched, Clocked, and Clock-Enabled Modes
? TI-OPC? Circuitry Limits Ringing on Unevenly Loaded Backplanes
? OEC? Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference
? Bidirectional Interface Between GTLP Signal Levels and LVTTL Logic Levels
? LVTTL Interfaces Are 5-V Tolerant
? Medium-Drive GTLP Outputs (50 mA)
? LVTTL Outputs (\\x9624 mA/24 mA)
? GTLP Rise and Fall Times Designed for Optimal Data-Transfer Rate and Signal Integrity in Distributed Loads
? Ioff, Power-Up 3-State, and BIAS VCC Support Live Insertion
? Bus Hold on A-Port Data Inputs
? Distributed VCC and GND Pins Minimize High-Speed Switching Noise
? Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
? ESD Protection Exceeds JESD 22
- 2000-V Human-Body Model (A114-A)
? 200-V Machine Model (A115-A)
? 1000-V Charged-Device Model (C101)
OEC, TI, TI-OPC, UBT, and Widebus are trademarks of Texas Instruments.
技術(shù)參數(shù)
- 制造商編號
:SN74GTLPH16912
- 生產(chǎn)廠家
:TI
- Bits(#)
:18
- Voltage(Nom)(V)
:3.3
- IOH(Max)(mA)
:-24
- IOL(Max)(mA)
:24
- F @ nom voltage(Max)(MHz)
:175
- ICC @ nom voltage(Max)(mA)
:50
- tpd @ nom Voltage(Max)(ns)
:6.5
- Schmitt trigger
:No
- Package Group
:TSSOP | 56
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
24+ |
NA/ |
1720 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
TI(德州儀器) |
24+ |
TSSOP566.1mm |
7350 |
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術(shù)支持!!! |
詢價 | ||
TI |
2016+ |
TSSOP |
3500 |
本公司只做原裝,假一罰十,可開17%增值稅發(fā)票! |
詢價 | ||
TI/德州儀器 |
2023+ |
TSSOP |
8635 |
一級代理優(yōu)勢現(xiàn)貨,全新正品直營店 |
詢價 | ||
TI |
24+ |
TSSOP|56 |
71000 |
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價 | ||
TI |
25+ |
TVSOP56 |
4500 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
TI |
24+ |
TSSOP |
6000 |
進口原裝正品假一賠十,貨期7-10天 |
詢價 | ||
TI |
23+ |
TVSOP56 |
3200 |
正規(guī)渠道,只有原裝! |
詢價 | ||
TEXAS |
17+ |
TSSOP |
6200 |
100%原裝正品現(xiàn)貨 |
詢價 | ||
TI/德州儀器 |
25+ |
TSSOP-56 |
860000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 |