首頁>SN74GTLPH1645>規(guī)格書詳情
SN74GTLPH1645數(shù)據(jù)手冊集成電路(IC)的轉(zhuǎn)換器電平移位器規(guī)格書PDF

廠商型號 |
SN74GTLPH1645 |
參數(shù)屬性 | SN74GTLPH1645 封裝/外殼為56-TFSOP(0.173",4.40mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的轉(zhuǎn)換器電平移位器;產(chǎn)品描述:IC TRNSLTR BIDIRECTIONAL 56TVSOP |
功能描述 | 16 位 LVTTL 到 GTLP 可調(diào)節(jié)邊沿速率總線收發(fā)器 |
封裝外殼 | 56-TFSOP(0.173",4.40mm 寬) |
制造商 | TI Texas Instruments |
中文名稱 | 德州儀器 美國德州儀器公司 |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-20 11:36:00 |
人工找貨 | SN74GTLPH1645價格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
SN74GTLPH1645規(guī)格書詳情
描述 Description
The SN74GTLPH1645 is a high-drive, 16-bit bus transceiver that provides LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation. It is partitioned as two 8-bit transceivers. The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels. High-speed (about three times faster than standard LVTTL or TTL) backplane operation is a direct result of GTLP's reduced output swing (<1 V), reduced input threshold levels, improved differential input, OEC? circuitry, and TI-OPC? circuitry. Improved GTLP OEC and TI-OPC circuits minimize bus-settling time and have been designed and tested using several backplane models. The high drive allows incident-wave switching in heavily loaded backplanes with equivalent load impedance down to 11 . GTLP is the Texas Instruments derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The ac specification of the SN74GTLPH1645 is given only at the preferred higher noise-margin GTLP, but the user has the flexibility of using this device at either GTL (VTT = 1.2 V and VREF = 0.8 V) or GTLP (VTT = 1.5 V and VREF = 1 V) signal levels. Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels but are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs. VREF is the B-port differential input reference voltage. This device is fully specified for live-insertion applications using Ioff, power-up 3-state, and BIAS VCC. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS VCC circuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability. This GTLP device features TI-OPC circuitry, which actively limits the overshoot caused by improperly terminated backplanes, unevenly distributed cards, or empty slots during low-to-high signal transitions. This improves signal integrity, which allows adequate noise margin to be maintained at higher frequencies. High-drive GTLP backplane interface devices feature adjustable edge-rate control (ERC\\). Changing the ERC\\ input voltage between GND and VCC adjusts the B-port output rise and fall times.This allows the designer to optimize system data-transfer rate and signal integrity to the backplane load. Active bus-hold circuitry holds unused or undriven LVTTL data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, the output-enable (OE\\) input should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
特性 Features
? Member of the Texas Instruments Widebus? Family
? TI-OPC? Circuitry Limits Ringing on Unevenly Loaded Backplanes
? OEC? Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference
? Bidirectional Interface Between GTLP Signal Levels and LVTTL Logic Levels
? LVTTL Interfaces Are 5-V Tolerant
? High-Drive GTLP Outputs (100 mA)
? LVTTL Outputs (\\x9624 mA/24 mA)
? Variable Edge-Rate Control (ERC\\) Input Selects GTLP Rise and Fall Times for Optimal Data-Transfer Rate and Signal Integrity in Distributed Loads
? Ioff, Power-Up 3-State, and BIAS VCC Support Live Insertion
? Bus Hold on A-Port Data Inputs
? Distributed VCC and GND Pins Minimize High-Speed Switching Noise
? Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
OEC, TI-OPC, and Widebus are trademarks of Texas Instruments.
技術(shù)參數(shù)
- 制造商編號
:SN74GTLPH1645
- 生產(chǎn)廠家
:TI
- Bits(#)
:16
- Voltage(Nom)(V)
:3.3
- IOH(Max)(mA)
:-24
- IOL(Max)(mA)
:24
- F @ nom voltage(Max)(MHz)
:175
- ICC @ nom voltage(Max)(mA)
:40
- tpd @ nom Voltage(Max)(ns)
:9.4
- Schmitt trigger
:No
- Package Group
:TSSOP|56TVSOP|56
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
20+ |
BGA |
65790 |
原裝優(yōu)勢主營型號-可開原型號增稅票 |
詢價 | ||
TI |
23+ |
TVSOP56 |
5000 |
全新原裝,支持實單,非誠勿擾 |
詢價 | ||
TI |
2016+ |
TSSOP56 |
6528 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
詢價 | ||
TI |
24+ |
TSSOP-56 |
90000 |
一級代理商進(jìn)口原裝現(xiàn)貨、假一罰十價格合理 |
詢價 | ||
TI/德州儀器 |
24+ |
TSSOP-56 |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單! |
詢價 | ||
TI |
25+ |
TVSOP56 |
4500 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
TI特價 |
23+ |
TSSOP-56 |
11200 |
原廠授權(quán)一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO |
詢價 | ||
24+ |
N/A |
46000 |
一級代理-主營優(yōu)勢-實惠價格-不悔選擇 |
詢價 | |||
TI(德州儀器) |
2021+ |
TSSOP-56 |
499 |
詢價 | |||
TI/德州儀器 |
2447 |
14 |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 |