最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>SN74ALVCH374PWR.B>規(guī)格書詳情

SN74ALVCH374PWR.B中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

SN74ALVCH374PWR.B
廠商型號

SN74ALVCH374PWR.B

功能描述

OCTAL POSITIVE EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

絲印標識

VB374

封裝外殼

TSSOP

文件大小

682.93 Kbytes

頁面數(shù)量

19

生產(chǎn)廠商

TI2

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-21 14:08:00

人工找貨

SN74ALVCH374PWR.B價格和庫存,歡迎聯(lián)系客服免費人工找貨

SN74ALVCH374PWR.B規(guī)格書詳情

FEATURES

· Operates From 1.65 V to 3.6 V

· Max tpd of 3.6 ns at 3.3 V

· ±24-mA Output Drive at 3.3 V

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors

· Latch-Up Performance Exceeds 100 mA Per

JESD 78, Class II

· ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

– 1000-V Charged-Device Model (C101)

DESCRIPTION/ORDERING INFORMATION

This octal edge-triggered D-type flip-flop is designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH374 is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers,

and working registers. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels

at the data (D) inputs.

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or

low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the

bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines

without interface or pullup components.

OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while

the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors

with the bus-hold circuitry is not recommended.

供應商 型號 品牌 批號 封裝 庫存 備注 價格
TI
2020+
TSSOP80
4690
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可
詢價
TI/德州儀器
22+
N/A
8000
現(xiàn)貨,原廠原裝假一罰十!
詢價
TI
24+
5000
自己現(xiàn)貨
詢價
TI
24+
TSSOP8..
997
只做原裝,歡迎詢價,量大價優(yōu)
詢價
TI/德州儀器
24+
TSSOP20
9600
原裝現(xiàn)貨,優(yōu)勢供應,支持實單!
詢價
TI
2023+
3000
進口原裝現(xiàn)貨
詢價
TI/德州儀器
21+
NA
12820
只做原裝,質量保證
詢價
TI/德州儀器
23+
TSSOP
11200
原廠授權一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO
詢價
TI
17+
TSSOP20
6200
100%原裝正品現(xiàn)貨
詢價
TI
20+
NA
53650
TI原裝主營-可開原型號增稅票
詢價