首頁(yè)>SN74ALVCH374DGVR>規(guī)格書詳情
SN74ALVCH374DGVR集成電路(IC)的觸發(fā)器規(guī)格書PDF中文資料

廠商型號(hào) |
SN74ALVCH374DGVR |
參數(shù)屬性 | SN74ALVCH374DGVR 封裝/外殼為20-TFSOP(0.173",4.40mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的觸發(fā)器;產(chǎn)品描述:IC FF D-TYPE SNGL 8BIT 20TVSOP |
功能描述 | 標(biāo)準(zhǔn) |
絲印標(biāo)識(shí) | |
封裝外殼 | TVSOP / 20-TFSOP(0.173",4.40mm 寬) |
文件大小 |
682.93 Kbytes |
頁(yè)面數(shù)量 |
19 頁(yè) |
生產(chǎn)廠商 | TI2 |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-21 16:47:00 |
人工找貨 | SN74ALVCH374DGVR價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多SN74ALVCH374DGVR規(guī)格書詳情
SN74ALVCH374DGVR屬于集成電路(IC)的觸發(fā)器。由美國(guó)德州儀器公司制造生產(chǎn)的SN74ALVCH374DGVR觸發(fā)器觸發(fā)器是能夠存儲(chǔ)單個(gè)邏輯狀態(tài)或信息“位”的基本數(shù)字存儲(chǔ)器件。這些器件至少有兩個(gè)輸入;一個(gè)或多個(gè)用于傳遞要存儲(chǔ)的數(shù)據(jù),另一個(gè)用于指示存儲(chǔ)該數(shù)據(jù)的時(shí)間點(diǎn)。不同的觸發(fā)器類型,例如 D(延遲)、SR(置位復(fù)位)和 JK,對(duì)提供給其輸入的信號(hào)有不同的響應(yīng),可用于實(shí)現(xiàn)不同的邏輯功能。這些器件與鎖存器的不同之處在于它們是邊緣敏感器件,其保持的邏輯狀態(tài)僅在接收到有效時(shí)鐘信號(hào)時(shí)才會(huì)改變。
FEATURES
· Operates From 1.65 V to 3.6 V
· Max tpd of 3.6 ns at 3.3 V
· ±24-mA Output Drive at 3.3 V
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors
· Latch-Up Performance Exceeds 100 mA Per
JESD 78, Class II
· ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
– 1000-V Charged-Device Model (C101)
DESCRIPTION/ORDERING INFORMATION
This octal edge-triggered D-type flip-flop is designed for 1.65-V to 3.6-V VCC operation.
The SN74ALVCH374 is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers,
and working registers. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels
at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or
low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the
bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines
without interface or pullup components.
OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while
the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors
with the bus-hold circuitry is not recommended.
產(chǎn)品屬性
更多- 產(chǎn)品編號(hào):
SN74ALVCH374DGVR
- 制造商:
Texas Instruments
- 類別:
集成電路(IC) > 觸發(fā)器
- 系列:
74ALVCH
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 功能:
標(biāo)準(zhǔn)
- 類型:
D 型
- 輸出類型:
三態(tài),非反相
- 不同 V、最大 CL 時(shí)最大傳播延遲:
3.6ns @ 3.3V,50pF
- 觸發(fā)器類型:
正邊沿
- 電流 - 輸出高、低:
24mA,24mA
- 電壓 - 供電:
1.65V ~ 3.6V
- 工作溫度:
-40°C ~ 85°C(TA)
- 安裝類型:
表面貼裝型
- 供應(yīng)商器件封裝:
20-TVSOP
- 封裝/外殼:
20-TFSOP(0.173",4.40mm 寬)
- 描述:
IC FF D-TYPE SNGL 8BIT 20TVSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI |
23+ |
SOP7.2 |
3200 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
TI(德州儀器) |
2021+ |
TVSOP-20 |
499 |
詢價(jià) | |||
TI |
2016+ |
SOP7.2 |
6528 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
詢價(jià) | ||
Texas Instruments |
23+ |
20-SOIC |
3800 |
原裝正品 正規(guī)報(bào)關(guān) 可開(kāi)增值稅票 |
詢價(jià) | ||
TI |
2025+ |
TVSOP-20 |
16000 |
原裝優(yōu)勢(shì)絕對(duì)有貨 |
詢價(jià) | ||
TI |
23+ |
NA |
20000 |
詢價(jià) | |||
TI/德州儀器 |
23+ |
20-TFSOP |
11200 |
原廠授權(quán)一級(jí)代理、全球訂貨優(yōu)勢(shì)渠道、可提供一站式BO |
詢價(jià) | ||
TI |
22+ |
20TFSOP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
TI/德州儀器 |
25+ |
原廠封裝 |
10280 |
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源! |
詢價(jià) | ||
TI(德州儀器) |
24+ |
TVSOP204 |
2886 |
原裝現(xiàn)貨,免費(fèi)供樣,技術(shù)支持,原廠對(duì)接 |
詢價(jià) |