- IC/元器件
- PDF資料
- 商情資訊
- 絲印反查
首頁>SN74ALVCH16823DL.B>規(guī)格書詳情
SN74ALVCH16823DL.B中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- SN74ALVCH16823DL
- SN74ALVCH16821DGG
- SN74ALVCH16821DL
- SN74ALVCH16823DGG
- SN74ALVCH16823
- SN74ALVCH16821DLR
- SN74ALVCH16821DL
- SN74ALVCH16821DGGR
- SN74ALVCH16821_08
- SN74ALVCH16823DL
- SN74ALVCH16823
- SN74ALVCH16823_15
- SN74ALVCH16823DGVR
- SN74ALVCH16823DGGR
- SN74ALVCH16821DGGR
- SN74ALVCH16821DGGR.B
- SN74ALVCH16821DL
- SN74ALVCH16821DL.B
SN74ALVCH16823DL.B規(guī)格書詳情
FEATURES
· Member of the Texas Instruments Widebus?
Family
· EPIC? (Enhanced-Performance Implanted
CMOS) Submicron Process
· ESD Protection Exceeds 2000 V Per
MIL-STD-883, Method 3015; Exceeds 200 V
Using Machine Model (C = 200 pF, R = 0)
· Latch-Up Performance Exceeds 250 mA Per
JESD 17
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors
· Package Options Include Plastic 300-mil
Shrink Small-Outline (DL) and Thin Shrink
Small-Outline (DGG) Packages
DESCRIPTION
This 18-bit bus-interface flip-flop is designed for
1.65-V to 3.6-V VCC operation.
The SN74ALVCH16823 features 3-state outputs
designed specifically for driving highly capacitive or
relatively low-impedance loads. This device is
particularly suitable for implementing wider buffer
registers, I/O ports, bidirectional bus drivers with
parity, and working registers.
The SN74ALVCH16823 can be used as two 9-bit
flip-flops or one 18-bit flip-flop. With the clock-enable
(CLKEN) input low, the D-type flip-flops enter data on
the low-to-high transitions of the clock. Taking
CLKEN high disables the clock buffer, thus latching
the outputs. Taking the clear (CLR) input low causes
the Q outputs to go low independently of the clock.
A buffered output-enable (OE) input can be used to place the nine outputs in either a normal logic state (high or
low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the
bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines
without need for interface or pullup components.
The output-enable (OE) input does not affect the internal operation of the flip-flops. Old data can be retained or
new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
The SN74ALVCH16823 is characterized for operation from –40°C to 85°C.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
25+ |
SSOP56 |
4500 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
TI |
2025+ |
SSOP-56 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 | ||
TI |
23+ |
SSOP |
3200 |
正規(guī)渠道,只有原裝! |
詢價 | ||
TI/德州儀器 |
23+ |
TSSOP56 |
32732 |
原裝正品代理渠道價格優(yōu)勢 |
詢價 | ||
TI |
24+ |
SSOP56 |
112 |
詢價 | |||
TI/德州儀器 |
25+ |
原廠封裝 |
10280 |
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源! |
詢價 | ||
TI |
23+ |
SSOP |
5000 |
全新原裝,支持實單,非誠勿擾 |
詢價 | ||
TI |
23+ |
SSOP |
3200 |
公司只做原裝,可來電咨詢 |
詢價 | ||
Texas Instruments |
2022+ |
原廠原包裝 |
8600 |
全新原裝 支持表配單 中國著名電子元器件獨立分銷 |
詢價 | ||
Texas Instruments(德州儀器) |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 |