首頁(yè)>SN74ALVCH16821DL.B>規(guī)格書(shū)詳情
SN74ALVCH16821DL.B中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
SN74ALVCH16821DL.B |
功能描述 | 3.3-V 20-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS |
文件大小 |
557.54 Kbytes |
頁(yè)面數(shù)量 |
15 頁(yè) |
生產(chǎn)廠商 | TI2 |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-7 22:58:00 |
人工找貨 | SN74ALVCH16821DL.B價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多- SN74ALVCH16820DL
- SN74ALVCH16820DGG
- SN74ALVCH16821DGG
- SN74ALVCH16821DL
- SN74ALVCH16820
- SN74ALVCH16821
- SN74ALVCH16821
- SN74ALVCH16821DL
- SN74ALVCH16821DGGR
- SN74ALVCH16821_08
- SN74ALVCH16820DL
- SN74ALVCH16820
- SN74ALVCH16820_09
- SN74ALVCH16721DL
- SN74ALVCH16820DLR
- SN74ALVCH16721DLR
- SN74ALVCH16820DGGR
- SN74ALVCH16821
SN74ALVCH16821DL.B規(guī)格書(shū)詳情
FEATURES
· Member of the Texas Instruments Widebus?
Family
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors
· Latch-Up Performance Exceeds 250 mA Per
JESD 17
· ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
DESCRIPTION/ORDERING INFORMATION
This 20-bit bus-interface flip-flop is designed for
1.65-V to 3.6-V VCC operation.
The SN74ALVCH16821 can be used as two 10-bit
flip-flops or one 20-bit flip-flop. The 20 flip-flops are
edge-triggered D-type flip-flops. On the positive
transition of the clock (CLK) input, the device
provides true data at the Q outputs.
A buffered output-enable (OE) input can be used to
place the ten outputs in either a normal logic state
(high or low logic levels) or the high-impedance state.
In the high-impedance state, the outputs neither load
nor drive the bus lines significantly. The
high-impedance state and increased drive provide the
capability to drive bus lines without need for interface
or pullup components.
OE does not affect the internal operation of the
flip-flops. Old data can be retained or new data can
be entered while the outputs are in the
high-impedance state.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors
with the bus-hold circuitry is not recommended.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI |
2016+ |
TSSOP |
5254 |
只做原裝,假一罰十,公司可開(kāi)17%增值稅發(fā)票! |
詢價(jià) | ||
TI |
23+ |
TSSOP56 |
3000 |
全新原裝假一賠十 |
詢價(jià) | ||
TSSOP |
1950+ |
TI. |
4856 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) | ||
SN74ALVCH16823 |
1607 |
1607 |
詢價(jià) | ||||
TI |
2020+ |
SSOP56 |
4690 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可 |
詢價(jià) | ||
TI |
24+ |
SSOP56 |
1730 |
只做原裝,歡迎詢價(jià),量大價(jià)優(yōu) |
詢價(jià) | ||
Texas Instruments(德州儀器) |
22+ |
NA |
500000 |
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂 |
詢價(jià) | ||
TI/德州儀器 |
22+ |
TSSOP-56 |
3000 |
原裝正品,支持實(shí)單 |
詢價(jià) | ||
TI |
23+ |
TSSOP56 |
30000 |
代理全新原裝現(xiàn)貨,價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
TI |
25+ |
SSOP56 |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售! |
詢價(jià) |