最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>SN74ALVCH16601DGGR>規(guī)格書詳情

SN74ALVCH16601DGGR集成電路(IC)的通用總線功能規(guī)格書PDF中文資料

SN74ALVCH16601DGGR
廠商型號

SN74ALVCH16601DGGR

參數(shù)屬性

SN74ALVCH16601DGGR 封裝/外殼為56-TFSOP(0.240",6.10mm 寬);包裝為管件;類別為集成電路(IC)的通用總線功能;產(chǎn)品描述:IC UNIV BUS TXRX 18BIT 56TSSOP

功能描述

18-BIT UNIVERSAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS
IC UNIV BUS TXRX 18BIT 56TSSOP

封裝外殼

56-TFSOP(0.240",6.10mm 寬)

文件大小

590.25 Kbytes

頁面數(shù)量

18

生產(chǎn)廠商

TI2

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

原廠下載下載地址一下載地址二到原廠下載

更新時間

2025-8-17 8:01:00

人工找貨

SN74ALVCH16601DGGR價格和庫存,歡迎聯(lián)系客服免費人工找貨

SN74ALVCH16601DGGR規(guī)格書詳情

SN74ALVCH16601DGGR屬于集成電路(IC)的通用總線功能。由美國德州儀器公司制造生產(chǎn)的SN74ALVCH16601DGGR通用總線功能通用總線功能系列產(chǎn)品是元件級產(chǎn)品,用于處理或操作一系列(通常為 8 個或更多)并行邏輯信號(稱為總線)。所執(zhí)行的功能包括臨時存儲要發(fā)送或接收的數(shù)據(jù),執(zhí)行緩沖以允許輸出電流容量有限的器件(例如微處理器)通過遠距離互連高速傳輸數(shù)據(jù),以及調(diào)換或移動總線內(nèi)的位順序等。

FEATURES

· Member of the Texas Instruments Widebus?

Family

· UBT? (Universal Bus Transceiver) Combines

D-Type Latches and D-Type Flip-Flops for

Operation in Transparent, Latched, Clocked,

or Clock-Enabled Modes

· EPIC? (Enhanced-Performance Implanted

CMOS) Submicron Process

· ESD Protection Exceeds 2000 V Per

MIL-STD-883, Method 3015; Exceeds 200 V

Using Machine Model (C = 200 pF, R = 0)

· Latch-Up Performance Exceeds 250 mA Per

JESD 17

· Bus Hold on Data Inputs Eliminates the Need

for External Pullup/Pulldown Resistors

· Package Options Include Plastic 300-mil

Shrink Small-Outline (DL) and Thin Shrink

Small-Outline (DGG) Packages

DESCRIPTION

This 18-bit universal bus transceiver is designed for

1.65-V to 3.6-V VCC operation.

The SN74ALVCH16601 combines D-type latches and

D-type flip-flops to allow data flow in transparent,

latched, and clocked modes.

Data flow in each direction is controlled by

output-enable (OEAB and OEBA), latch-enable

(LEAB and LEBA), and clock (CLKAB and CLKBA)

inputs. The clock can be controlled by the

clock-enable (CLKENAB and CLKENBA) inputs. For

A-to-B data flow, the device operates in the

transparent mode when LEAB is high. When LEAB is

low, the A data is latched if CLKAB is held at a high

or low logic level. If LEAB is low, the A data is stored

in the latch/flip-flop on the low-to-high transition of

CLKAB. Output enable OEAB is active low. When

OEAB is low, the outputs are active. When OEAB is

high, the outputs are in the high-impedance state.

Data flow for B to A is similar to that of A to B, but uses OEBA, LEBA, CLKBA, and CLKENBA.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup

resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH16601 is characterized for operation from -40°C to 85°C.

產(chǎn)品屬性

更多
  • 產(chǎn)品編號:

    SN74ALVCH16601DGGR

  • 制造商:

    Texas Instruments

  • 類別:

    集成電路(IC) > 通用總線功能

  • 系列:

    74ALVCH

  • 包裝:

    管件

  • 邏輯類型:

    通用總線收發(fā)器

  • 電路數(shù):

    18 位

  • 電流 - 輸出高、低:

    24mA,24mA

  • 電壓 - 供電:

    1.65V ~ 3.6V

  • 工作溫度:

    -40°C ~ 85°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    56-TFSOP(0.240",6.10mm 寬)

  • 供應(yīng)商器件封裝:

    56-TSSOP

  • 描述:

    IC UNIV BUS TXRX 18BIT 56TSSOP

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TEXASINSTRU
24+
原裝進口原廠原包接受訂貨
1748
原裝現(xiàn)貨假一罰十
詢價
TEXAS
18+
TSSOP
37376
全新原裝現(xiàn)貨,可出樣品,可開增值稅發(fā)票
詢價
TI(德州儀器)
24+
TSSOP566
2317
只做原裝,提供一站式配單服務(wù),代工代料。BOM配單
詢價
TI/德州儀器
24+
NA/
900
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
TI
2016+
TSSOP56
9000
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價
TI/德州儀器
25+
TSSOP
996880
只做原裝,歡迎來電資詢
詢價
TI
1825+
TSSOP56
6528
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價
TEXAS
23+
28-SOIC
47851
公司原裝現(xiàn)貨!主營品牌!可含稅歡迎查詢
詢價
TI
2025+
TSSOP-56
16000
原裝優(yōu)勢絕對有貨
詢價
TI
23+
TSOP56
3200
正規(guī)渠道,只有原裝!
詢價