首頁>SN65LVDS95DGG.B>規(guī)格書詳情
SN65LVDS95DGG.B中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
SN65LVDS95DGG.B規(guī)格書詳情
1FEATURES
? 3:21 Data Channel Compression at up to
1.428 Gigabits/s Throughput
? Suited for Point-to-Point Subsystem
Communication With Very Low EMI
? 21 Data Channels Plus Clock in Low-Voltage
TTL and 3 Data Channels Plus Clock Out
Low-Voltage Differential
? Operates From a Single 3.3-V Supply and
250 mW (Typ)
? 5-V Tolerant Data Inputs
? 'LVDS95 Has Rising Clock Edge Triggered
Inputs
? Bus Pins Tolerate 6-kV HBM ESD
? Packaged in Thin Shrink Small-Outline
Package With 20 Mil Terminal Pitch
? Consumes <1 mW When Disabled
? Wide Phase-Lock Input Frequency Range
20 MHz to 68 MHz
? No External Components Required for PLL
? Inputs Meet or Exceed the Requirements of
ANSI EIA/TIA-644 Standard
? Industrial Temperature Qualified
TA = –40°C to 85°C
? Replacement for the National DS90CR215
DESCRIPTION
The SN65LVDS95 LVDS serdes (serializer/deserializer) transmitter contains three 7-bit parallel-load serial-out
shift registers, a 7× clock synthesizer, and four low-voltage differential signaling (LVDS) line drivers in a single
integrated circuit. These functions allow 21 bits of single-ended LVTTL data to be synchronously transmitted over
4 balanced-pair conductors for receipt by a compatible receiver, such as the SN65LVDS96.
When transmitting, data bits D0 through D20 are each loaded into registers of the SN65LVDS95 on the rising
edge of the input clock signal (CLKIN). The frequency of CLKIN is multiplied seven times and then used to
serially unload the data registers in 7-bit slices. The three serial streams and a phase-locked clock (CLKOUT)
are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.
The SN65LVDS95 requires no external components and little or no control. The data bus appears the same at
the input to the transmitter and output of the receiver with data transmission transparent to the user(s). The only
user intervention is the possible use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut
off the LVDS output drivers for lower power consumption. A low level on this signal clears all internal registers to
a low level.
The SN65LVDS95 is characterized for operation over ambient air temperatures of –40°C to 85°C.
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
2016+ |
TSSOP48 |
2600 |
本公司只做原裝,假一罰十,可開17%增值稅發(fā)票! |
詢價 | ||
TI |
24+ |
TSSOP48 |
20000 |
全新原廠原裝,進口正品現(xiàn)貨,正規(guī)渠道可含稅??! |
詢價 | ||
TI |
2015+ |
TSSOP |
3526 |
原裝原包假一賠十 |
詢價 | ||
TI |
23+ |
TSSOP48 |
20 |
原裝環(huán)保房間現(xiàn)貨假一賠十 |
詢價 | ||
TI/德州儀器 |
21+ |
TSSOP48 |
23500 |
百域芯優(yōu)勢 實單必成 可開13點增值稅發(fā)票 |
詢價 | ||
SN65LVDS95DGGG4 |
25+ |
48-TFSOP(0.240 6.10mm 寬) |
9350 |
獨立分銷商 公司只做原裝 誠心經(jīng)營 免費試樣正品保證 |
詢價 | ||
TI |
25+ |
TSSOP48 |
4500 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
TI/TEXAS |
23+ |
原廠封裝 |
8931 |
詢價 | |||
TI |
23+ |
SOP |
3600 |
絕對全新原裝!優(yōu)勢供貨渠道!特價!請放心訂購! |
詢價 | ||
TI |
23+ |
TSSOP48 |
10500 |
全新原裝現(xiàn)貨,假一賠十 |
詢價 |