最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>SN65LVDS151DAR.B>規(guī)格書詳情

SN65LVDS151DAR.B中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

SN65LVDS151DAR.B
廠商型號

SN65LVDS151DAR.B

功能描述

MuxIt? SERIALIZER-TRANSMITTER

絲印標識

65LVDS151

封裝外殼

TSSOP

文件大小

281.46 Kbytes

頁面數(shù)量

17

生產(chǎn)廠商

TI2

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-9 16:06:00

人工找貨

SN65LVDS151DAR.B價格和庫存,歡迎聯(lián)系客服免費人工找貨

SN65LVDS151DAR.B規(guī)格書詳情

FEATURES

· A Member of the MuxIt?

Serializer-Deserializer Building-Block Chip

Family

· Supports Serialization of up to 10 Bits of

Parallel Data Input at Rates up to 200 Mbps

· PLL Lock/Valid Input Provided to Enable Link

Data Transfers

· Cascadable With Additional SN65LVDS151

MuxIt Serializer-Transmitters for Wider

Parallel Input Data Channel Widths

· LVDS Compatible Differential Inputs and

Outputs Meet or Exceed the Requirements of

ANSI TIA/EIA-644-A

· LVDS Inputs and Outputs ESD Protection

Exceeds 12 kV HBM

· LVTTL Compatible Inputs for Lock/Valid,

Enables, and Parallel Data Inputs Are 5-V

Tolerant

· Operates With 3.3 V Supply

· Packaged in 32-Pin DA Thin Shrink

Small-Outline Package With 26 Mil Terminal

Pitch

DESCRIPTION

MuxIt is a family of general-purpose, multiple-chip building blocks for implementing parallel data serializers and

deserializers. The system allows for wide parallel data to be transmitted through a reduced number of

transmission lines over distances greater than can be achieved with a single-ended (e.g., LVTTL or LVCMOS)

data interface. The number of bits multiplexed per transmission line is user-selectable and allows for higher

transmission efficiencies than with existing fixed ratio solutions. MuxIt utilizes the LVDS (TIA/EIA-644-A) low

voltage differential signaling technology for communications between the data source and data destination.

The MuxIt family initially includes three devices supporting simplex communications: the SN65LVDS150 phase

locked loop frequency multiplier, the SN65LVDS151 serializer-transmitter, and the SN65LVDS152

receiver-deserializer.

The SN65LVDS151 consists of a 10-bit parallel-in/serial-out shift register, three LVDS differential transmission

line receivers, a pair of LVDS differential transmission line drivers, plus associated input buffers. It accepts up to

10 bits of user data on parallel data inputs (DI-0 ? DI-9) and serializes (multiplexes) the data for transmission

over an LVDS transmission line link. Two or more SN65LVDS151 units may be connected in series (cascaded)

to accommodate wider parallel data paths for higher serialization values. Data is transmitted over the LVDS

serial link at M times the input parallel data clock frequency. The multiplexing ratio M, or number of bits per data

clock cycle, is programmed on the companion SN65LVDS150 MuxIt programmable PLL frequency multiplier with

configuration pins (M1 ? M5). The range of multiplexing ratio M supported by the SN65LVDS150 MuxIt

programmable PLL frequency multiplier is between 4 and 40. Table 1 shows some of the combinations of LCRI

and MCI supported by the SN65LVDS150 MuxIt programmable PLL frequency multiplier.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI
2025+
TSSOP-32
16000
原裝優(yōu)勢絕對有貨
詢價
TI/TEXAS
23+
原廠封裝
8931
詢價
TI
2025+
TSSOP32
4845
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售
詢價
TI
22+
32TSSOP
9000
原廠渠道,現(xiàn)貨配單
詢價
TI
24+
TSSOP
6000
進口原裝正品假一賠十,貨期7-10天
詢價
TI
22+
32-TSSOP
5000
全新原裝,力挺實單
詢價
TexasInstruments
18+
ICSERIALIZER-XMITTER32-T
6800
公司原裝現(xiàn)貨/歡迎來電咨詢!
詢價
TI(德州儀器)
2021+
TSSOP-32
499
詢價
TI
1716+
?
14860
只做原裝進口,假一罰十
詢價
TI
22+
NA
500000
萬三科技,秉承原裝,購芯無憂
詢價