最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>SN65LVDS150>規(guī)格書詳情

SN65LVDS150數(shù)據(jù)手冊集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器規(guī)格書PDF

PDF無圖
廠商型號

SN65LVDS150

參數(shù)屬性

SN65LVDS150 封裝/外殼為28-TSSOP(0.173",4.40mm 寬);包裝為卷帶(TR);類別為集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器;產(chǎn)品描述:IC PLL FREQ MULTIPLIER 28-TSSOP

功能描述

MuxIt ? pll 倍頻器

封裝外殼

28-TSSOP(0.173",4.40mm 寬)

制造商

TI Texas Instruments

中文名稱

德州儀器 美國德州儀器公司

數(shù)據(jù)手冊

下載地址下載地址二

更新時(shí)間

2025-8-20 8:39:00

人工找貨

SN65LVDS150價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

SN65LVDS150規(guī)格書詳情

描述 Description

The MuxIt is a family of general-purpose, multiple-chip building blocks for implementing parallel data serializers and deserializers. The system allows for wide parallel data to be transmitted through a reduced number of differential transmission lines over distances greater than can be achieved with a single-ended (e.g., LVTTL or LVCMOS) data interface. The number of bits multiplexed per transmission line is user selectable, allowing for higher transmission efficiencies than with other existing fixed ratio solutions. Muxlt utilizes the LVDS (TIA/EIA-644) low voltage differential signaling technology for communications between the data source and data destination. The MuxIt family initially includes three devices supporting simplex communications;The SN65LVDS150 Phase Locked Loop-Frequency Multiplier, The SN65LVDS151 Serializer-Transmitter, and The SN65LVDS152 Receiver-Deserializer. The SN65LVDS150 is a PLL based frequency multiplier designed for use with the other members of the MuxIt family of serializers and deserializers. The frequency multiplication ratio is pin selectable over a wide range of values from 4 through 40 to accommodate a broad spectrum of user needs. No external filter components are needed. A PLL lock indicator output is available which may be used to enable link data transfers. The design of the SN65LVDS150 allows it to be used at either the transmit end or the receive end of the MuxIt serial link. The differential clock reference input (CRI) is driven by the system's parallel data clock when at the source end of the link, or by the link clock when at the destination end of the link. The differential clock reference input may be driven by either an LVDS differential signal, or by a single ended clock of either polarity. For single-ended use the nonclocked input is biased to the logic threshold voltage. A VCC/2 threshold reference, VT, is provided on a pin adjacent the differential CRI pins for convenience when the input is used in a single-ended mode. The multiplied clock output (MCO) is an LVDS differential signal used to drive the high-speed shift registers in either the SN65LVDS151 serializer-transmitter or the SN65LVDS152 receiver-deserializer. The link clock reference output (LCRO) is an LVDS differential signal provided to the SN65LVDS151 serializer-transmitter for transmission over the link.An internal power on reset and an enable input (EN) control the operation of the SN65LVDS150. When VCC is below 1.5 V, or when EN is low, the device is in a low power disabled state and the MCO and LCRO differential outputs are in a high-impedance state. When VCC is above 3 V and EN is high, the device and the two differential outputs are enabled and operating to specifications. The link clock reference output enable input (LCRO_EN) is used to turn off the LCRO output when it is not being used. A band select input (BSEL) is used to optimize the VCO performance as a function of M-clock frequencies and M multiplier that is being used: The fmax parameter in the switching characteristic table includes details on the MCO frequency and choices of BSEL and M.

特性 Features

? A Member of the MuxItTM Serializer- Deserializer Building-Block Chip Family
? Pin Selectable Frequency Multiplier Ratios Between 4 and 40
? Input Clock Frequencies From 5 to 50 MHz
? Multiplied Clock Frequencies up to 400MHz
? Internal Loop Filters and Low PLL-Jitter of 20 ps RMS Typical at 200 MHz
? LVDS Compatible Differential Inputs and Outputs Meet or Exceed the Requirements of ANSI EIA/TIA-644-A
? LVTTL Compatible Inputs Are 5 V Tolerant
? LVDS Inputs and Outputs ESD Protection Exceeds 12 kV HBM
? Operates From a Single 3.3 V Supply
? Packaged in 28-Pin Thin Shrink Small-Outline Package With 26 mil Terminal Pitch
Muxlt is a trademark of Texas Instruments.

技術(shù)參數(shù)

  • 制造商編號

    :SN65LVDS150

  • 生產(chǎn)廠家

    :TI

  • Protocols

    :MuxIt

  • Number of transmitters

    :1

  • Number of receivers

    :1

  • Supply voltage (V)

    :3.3

  • Input signal

    :LVDS

  • Output signal

    :LVDS

  • Rating

    :Catalog

  • Operating temperature range (°C)

    :-40 to 85

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
TI(德州儀器)
2021+
TSSOP-28
499
詢價(jià)
TI
17+
TSSOP-16
6200
100%原裝正品現(xiàn)貨
詢價(jià)
TI
2016+
TSSOP28
3000
主營TI,絕對原裝,假一賠十,可開17%增值稅發(fā)票!
詢價(jià)
TI
2025+
TSSOP-28
16000
原裝優(yōu)勢絕對有貨
詢價(jià)
TexasInstruments
18+
ICPLLFREQMULTIPLIER28-TS
6800
公司原裝現(xiàn)貨/歡迎來電咨詢!
詢價(jià)
TI
22+
28-TSSOP
5000
全新原裝,力挺實(shí)單
詢價(jià)
TI
2020+
TSSOP
23
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可
詢價(jià)
TI(德州儀器)
24+
TSSOP28
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
TI(德州儀器)
24+
TSSOP28
1511
原裝現(xiàn)貨,免費(fèi)供樣,技術(shù)支持,原廠對接
詢價(jià)
TI
24+
TSSOP28
9600
鄭重承諾只做原裝進(jìn)口現(xiàn)貨
詢價(jià)