首頁>SN65LVDS108>規(guī)格書詳情
SN65LVDS108數(shù)據(jù)手冊集成電路(IC)的信號緩沖器、中繼器、分離器規(guī)格書PDF

廠商型號 |
SN65LVDS108 |
參數(shù)屬性 | SN65LVDS108 封裝/外殼為38-TFSOP(0.173",4.40mm 寬);包裝為卷帶(TR);類別為集成電路(IC)的信號緩沖器、中繼器、分離器;產(chǎn)品描述:IC MULTIPLEXER 1CH 38TSSOP |
功能描述 | 1:8 LVDS 時鐘扇出緩沖器 |
封裝外殼 | 38-TFSOP(0.173",4.40mm 寬) |
制造商 | TI Texas Instruments |
中文名稱 | 德州儀器 美國德州儀器公司 |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-20 18:50:00 |
人工找貨 | SN65LVDS108價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
SN65LVDS108規(guī)格書詳情
描述 Description
The SN65LVDS108 is configured as one differential line receiver connected to eight differential line drivers. Individual output enables are provided for each output and an additional enable is provided for all outputs.
The line receivers and line drivers implement the electrical characteristics of low-voltage differential signaling (LVDS). LVDS, as specified in EIA/TIA-644, is a data signaling technique that offers low power, low noise emission, high noise immunity, and high switching speeds. (Note: The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other system characteristics.)
The intended application of this device, and the LVDS signaling technique, is for point-to-point or point-to-multipoint (distributed simplex) baseband data transmission on controlled impedance media of approximately 100 . The transmission media may be printed-circuit board traces, backplanes, or cables. The large number of drivers integrated into the same silicon substrate, along with the low pulse skew of balanced signaling, provides extremely precise timing alignment of the signals being repeated from the inputs. This is particularly advantageous for implementing system clock or data distribution trees.
The SN65LVDS108 is characterized for operation from –40°C to 85°C.
特性 Features
? One Line Receiver and Eight Line Drivers Configured as an 8-Port LVDS Repeater
? Line Receiver and Line Drivers Meet or Exceed the Requirements of ANSI EIA/TIA-644 Standard
? Typical Data Signaling Rates to 400 Mbps or Clock Frequencies to 400 MHz
? Enabling Logic Allows Individual Control of Each Driver Output, Plus All Outputs
? Low-Voltage Differential Signaling With Typical Output Voltage of 350 mV and a 100- Load
? Electrically Compatible With LVDS, PECL, LVPECL, LVTTL, LVCMOS, GTL, BTL, CTT, SSTL, or HSTL Outputs With External Termination Networks
? Propagation Delay Times CC
技術(shù)參數(shù)
- 制造商編號
:SN65LVDS108
- 生產(chǎn)廠家
:TI
- Package Group
:TSSOP | 38
- Operating temperature range(C)
:-40 to 85
- Rating
:Catalog
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
1836+ |
TSSOP38 |
9852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
TI |
20+ |
原裝 |
65790 |
原裝優(yōu)勢主營型號-可開原型號增稅票 |
詢價 | ||
TI(德州儀器) |
24+/25+ |
10000 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
TI |
23+ |
N/A |
560 |
原廠原裝 |
詢價 | ||
TI/德州儀器 |
25+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價 | |||
TI |
23+ |
TSSOP-38PI |
3200 |
正規(guī)渠道,只有原裝! |
詢價 | ||
TI |
TSSOP-38 |
6800 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
TI |
24+ |
TSSOP |
6000 |
進(jìn)口原裝正品假一賠十,貨期7-10天 |
詢價 | ||
TI |
22+ |
38-TSSOP |
5000 |
全新原裝,力挺實單 |
詢價 | ||
TI |
24+ |
TSSOP|38 |
70230 |
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價 |