最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>ISPLSI2064VE-100LB100>規(guī)格書詳情

ISPLSI2064VE-100LB100中文資料萊迪思數(shù)據(jù)手冊PDF規(guī)格書

ISPLSI2064VE-100LB100
廠商型號

ISPLSI2064VE-100LB100

功能描述

3.3V In-System Programmable High Density SuperFAST??PLD

文件大小

200.22 Kbytes

頁面數(shù)量

15

生產(chǎn)廠商

LATTICE

中文名稱

萊迪思

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-8 18:00:00

人工找貨

ISPLSI2064VE-100LB100價格和庫存,歡迎聯(lián)系客服免費人工找貨

ISPLSI2064VE-100LB100規(guī)格書詳情

描述 Description

The ispLSI 2064VE is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064VE features in-system programmability through the Boundary Scan Test Access Port (TAP) and is 100 IEEE 1149.1 Boundary Scan Testable. The ispLSI 2064VE offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.

特性 Features

? SuperFAST HIGH DENSITY PROGRAMMABLE LOGIC

— 2000 PLD Gates

— 64 and 32 I/O Pin Versions, Four Dedicated Inputs

— 64 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

— 100 Functional, JEDEC and Pinout Compatible with ispLSI 2064V Devices

? 3.3V LOW VOLTAGE 2064 ARCHITECTURE

— Interfaces with Standard 5V TTL Devices

? HIGH-PERFORMANCE E2CMOS? TECHNOLOGY

— fmax = 280MHz* Maximum Operating Frequency

— tpd = 3.5ns* Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

? IN-SYSTEM PROGRAMMABLE

— 3.3V In-System Programmability (ISP?) Using Boundary Scan Test Access Port (TAP)

— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic

— Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE

? THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs

— Enhanced Pin Locking Capability

— Three Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?

— PC and UNIX Platforms

產(chǎn)品屬性

  • 型號:

    ISPLSI2064VE-100LB100

  • 功能描述:

    CPLD - 復(fù)雜可編程邏輯器件

  • RoHS:

  • 制造商:

    Lattice

  • 存儲類型:

    EEPROM

  • 大電池數(shù)量:

    128

  • 最大工作頻率:

    333 MHz

  • 延遲時間:

    2.7 ns

  • 可編程輸入/輸出端數(shù)量:

    64

  • 工作電源電壓:

    3.3 V

  • 最大工作溫度:

    + 90 C

  • 最小工作溫度:

    0 C

  • 封裝/箱體:

    TQFP-100

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
LATTICE
23+
PLCC
42448
##公司主營品牌長期供應(yīng)100%原裝現(xiàn)貨可含稅提供技術(shù)
詢價
LATTICE/萊迪斯
21+
PLCC44
1709
詢價
LATTICE
23+
NA
25060
只做進口原裝,終端工廠免費送樣
詢價
LATTICE/萊迪斯
22+
QFP
25000
只做原裝,一站式BOM配單,假一罰十
詢價
LATTICE
24+
PLCC44
17300
一級分銷商,原裝正品
詢價
LATTICE
24+
NA
2000
只做原裝正品現(xiàn)貨 歡迎來電查詢15919825718
詢價
LATTICE/萊迪斯
23+
PLCC
10000
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種
詢價
LATTICE
99/00+
PLCC/44
25
原裝現(xiàn)貨海量庫存歡迎咨詢
詢價
LATTICE/萊迪斯
22+
PLCC44
35258
原裝正品現(xiàn)貨
詢價
Lattice Semiconductor Corporat
21+
44-LCC(J 形引線)
130
100%進口原裝!長期供應(yīng)!絕對優(yōu)勢價格(誠信經(jīng)營
詢價