首頁(yè)>ISPLSI2064V-80LT44I>規(guī)格書詳情
ISPLSI2064V-80LT44I中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
ISPLSI2064V-80LT44I |
功能描述 | 3.3V High Density Programmable Logic |
文件大小 |
179.68 Kbytes |
頁(yè)面數(shù)量 |
14 頁(yè) |
生產(chǎn)廠商 | LATTICE |
中文名稱 | 萊迪思 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-8 18:39:00 |
人工找貨 | ISPLSI2064V-80LT44I價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- ISPLSI2032VL-180LT48
- ISPLSI2064V-100LJ44
- ISPLSI2064V-100LT44
- ISPLSI2064V-60LT100
- ISPLSI2064V-60LJ44
- ISPLSI2064V-80LT100I
- ISPLSI2064V-100LJ44I
- ISPLSI2064V-60LT100I
- ISPLSI2064V-60LT44I
- ISPLSI2064V-100LJ84I
- ISPLSI2064V-80LJ84
- ISPLSI2064V-80LT100
- ISPLSI2064V-80LJ44
- ISPLSI2064V-100LT100
- ISPLSI2064V-60LT44
- ISPLSI2064V-60LJ84
- ISPLSI2064V-100LT44I
- ISPLSI2064V-80LT44
ISPLSI2064V-80LT44I規(guī)格書詳情
描述 Description
The ispLSI 2064V is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064V features in-system programmability through the Boundary Scan Test Access Port (TAP). The ispLSI 2064V offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.
特性 Features
? HIGH DENSITY PROGRAMMABLE LOGIC
— 2000 PLD Gates
— 64 and 32 I/O Pin Versions, Four Dedicated Inputs
— 64 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
? 3.3V LOW VOLTAGE 2064 ARCHITECTURE
— Interfaces with Standard 5V TTL Devices
— The 64 I/O Pin Version is Fuse Map Compatible with 5V ispLSI 2064
? HIGH-PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 100MHz Maximum Operating Frequency
— tpd = 7.5ns Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
? IN-SYSTEM PROGRAMMABLE
— 3.3V In-System Programmability (ISP?) Using Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
? THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?
— PC and UNIX Platforms
產(chǎn)品屬性
- 型號(hào):
ISPLSI2064V-80LT44I
- 制造商:
LATTICE
- 制造商全稱:
Lattice Semiconductor
- 功能描述:
3.3V High Density Programmable Logic
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LATTICE |
24+/25+ |
311 |
原裝正品現(xiàn)貨庫(kù)存價(jià)優(yōu) |
詢價(jià) | |||
LATTICE |
23+ |
QFP100 |
42444 |
##公司主營(yíng)品牌長(zhǎng)期供應(yīng)100%原裝現(xiàn)貨可含稅提供技術(shù) |
詢價(jià) | ||
Lattice |
25+ |
QFP100 |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售 |
詢價(jià) | ||
LATTICE |
23+ |
NA |
25060 |
只做進(jìn)口原裝,終端工廠免費(fèi)送樣 |
詢價(jià) | ||
LATTICE |
24+ |
TQFP44 |
2650 |
原裝優(yōu)勢(shì)!絕對(duì)公司現(xiàn)貨 |
詢價(jià) | ||
LATTIC |
1738+ |
QFP |
8529 |
科恒偉業(yè)!只做原裝正品,假一賠十! |
詢價(jià) | ||
LATTICE |
25+ |
QFP100 |
2317 |
品牌專業(yè)分銷商,可以零售 |
詢價(jià) | ||
LATTICE |
2023+ |
QFP |
50000 |
原裝現(xiàn)貨 |
詢價(jià) | ||
LATTICE |
24+ |
BGA |
17300 |
一級(jí)分銷商,原裝正品 |
詢價(jià) | ||
LATTICE |
23+ |
BULK QFP |
28000 |
原裝正品 |
詢價(jià) |