最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>H5AN4G8NAFR-RDC>規(guī)格書(shū)詳情

H5AN4G8NAFR-RDC中文資料海力士數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

H5AN4G8NAFR-RDC
廠(chǎng)商型號(hào)

H5AN4G8NAFR-RDC

功能描述

4Gb DDR4 SDRAM Lead-Free&Halogen-Free (RoHS Compliant)

文件大小

725.21 Kbytes

頁(yè)面數(shù)量

45 頁(yè)

生產(chǎn)廠(chǎng)商

HYNIX

中文名稱(chēng)

海力士

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠(chǎng)下載

更新時(shí)間

2025-8-9 16:10:00

人工找貨

H5AN4G8NAFR-RDC價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

H5AN4G8NAFR-RDC規(guī)格書(shū)詳情

描述 Description

The H5AN4G4NAFR-xxC, H5AN4G8NAFR-xxC and H5AN4G6NAFR-xxC are a 4Gb CMOS Double Data Rate

IV (DDR4) Synchronous DRAM, ideally suited for the main memory applications which requires large memory

density and high bandwidth. SK hynix 4Gb DDR4 SDRAMs offer fully synchronous operations referenced

to both rising and falling edges of the clock. While all addresses and control inputs are latched on

the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are

sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.

FEATURES

? VDD=VDDQ=1.2V +/- 0.06V

? Fully differential clock inputs (CK, CK) operation

? Differential Data Strobe (DQS, DQS) ? On chip DLL align DQ, DQS and DQS transition with CK ? transition

? DM masks write data-in at the both rising and falling ? edges of the data strobe

? All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock

? Programmable CAS latency 9, 11, 12, 13, 14, 15, 16, 17, 18, 19 and 20

? Programmable additive latency 0, CL-1, and CL-2 ? supported (x4/x8 only)

? Programmable CAS Write latency (CWL) = 9, 10, 11, 12, 14, 16, 18

? Programmable burst length 4/8 with both nibble ? sequential and interleave mode

? BL switch on the fly

? 16banks

? Average Refresh Cycle (Tcase of 0 oC~ 95 oC) - 7.8 μs at 0oC ~ 85 oC - 3.9 μs at 85oC ~ 95 oC

? JEDEC standard 78ball FBGA(x4/x8), 96ball FBGA(x16)

? Driver strength selected by MRS

? Dynamic On Die Termination supported

? Two Termination States such as RTT_PARK and RTT_NOM switchable by ODT pin

? Asynchronous RESET pin supported

? ZQ calibration supported

? TDQS (Termination Data Strobe) supported (x8 only)

? Write Levelization supported

? 8 bit pre-fetch

? This product in compliance with the RoHS directive.

? Internal Vref DQ level generation is available

? Write CRC is supported at all speed grades

? Maximum Power Saving Mode is supported

? TCAR(Temperature Controlled Auto Refresh) mode is supported

? LP ASR(Low Power Auto Self Refresh) mode is sup-ported

? Fine Granularity Refresh is supported

? Per DRAM Addressability is supported

? Geardown Mode(1/2 rate, 1/4 rate) is supported

? Programable Preamble for read and write is supported

? Self Refresh Abort is supported

? CA parity (Command/Address Parity) mode is sup-ported

? Bank Grouping is applied, and CAS to CAS latency (tCCD_L, tCCD_S) for the banks in the same or differentbank group accesses are available

? DBI(Data Bus Inversion) is supported(x8)

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
SKHYNIX
2018+
BGA
6528
承若只做進(jìn)口原裝正品假一賠十!
詢(xún)價(jià)
SKHYNIX
24+
FBGA
43200
鄭重承諾只做原裝進(jìn)口現(xiàn)貨
詢(xún)價(jià)
HYNIX(海力士)
21+
BGA
12588
原裝現(xiàn)貨,量大可定
詢(xún)價(jià)
HYNIX/海力士
23+
0734
10000
原廠(chǎng)授權(quán)一級(jí)代理,專(zhuān)業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種
詢(xún)價(jià)
SK HYNIX
22+
NA
12
原裝正品支持實(shí)單
詢(xún)價(jià)
SK HYNIX
24+
BGA
39500
進(jìn)口原裝現(xiàn)貨 支持實(shí)單價(jià)優(yōu)
詢(xún)價(jià)
SKHYNIX
2447
FBGA
100500
一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨
詢(xún)價(jià)
SKHYNIX
23+
DDR44G2133
6500
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨
詢(xún)價(jià)
SKHYNIX
23+
DDR44G2133
6500
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨
詢(xún)價(jià)
海力士
22+23+
BGA
8000
新到現(xiàn)貨,只做原裝進(jìn)口
詢(xún)價(jià)