最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>EPM7064B>規(guī)格書(shū)詳情

EPM7064B集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件)規(guī)格書(shū)PDF中文資料

EPM7064B
廠商型號(hào)

EPM7064B

參數(shù)屬性

EPM7064B 封裝/外殼為100-TQFP;包裝為托盤(pán);類別為集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件);產(chǎn)品描述:IC CPLD 64MC 5NS 100TQFP

功能描述

Programmable Logic Device

封裝外殼

100-TQFP

文件大小

944.01 Kbytes

頁(yè)面數(shù)量

66 頁(yè)

生產(chǎn)廠商

ALTERA

中文名稱

阿爾特

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-21 20:33:00

人工找貨

EPM7064B價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

EPM7064B規(guī)格書(shū)詳情

General Description

MAX 7000B devices are high-density, high-performance devices based on Altera’s second-generation MAX architecture. Fabricatedwith advanced CMOS technology, the EEPROM-based MAX 7000B devices operate with a 2.5-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 3.5 ns, and counter speeds up to 303.0 MHz.

Features...

■ High-performance 2.5-V CMOS EEPROM-based programmable logic devices (PLDs) built on second-generation Multiple Array MatriX (MAX?) architecture (see Table 1)

– Pin-compatible with the popular 5.0-V MAX 7000S and 3.3-V MAX 7000A device families

– High-density PLDs ranging from 600 to 10,000 usable gates

– 3.5-ns pin-to-pin logic delays with counter frequencies in excess of 303.0 MHz

■ Advanced 2.5-V in-system programmability (ISP)

– Programs through the built-in IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with advanced pin-locking capability

– Enhanced ISP algorithm for faster programming

– ISP_Done bit to ensure complete programming

– Pull-up resistor on I/O pinsduring in-system programming

– ISP circuitry compliant with IEEE Std. 1532

■ System-level features

–MultiVoltTM I/O interface enabling device core to run at 2.5 V, while I/O pins are compatible with3.3-V, 2.5-V, and 1.8-V logic levels

– Programmable power-saving mode for 50or greater power reduction in each macrocell

– Fast input setup times provided by a dedicated path from I/O pin to macrocell registers

– Support for advanced I/O standards, including SSTL-2 and SSTL-3, and GTL+

– Bus-hold option on I/O pins

– PCI compatible

– Bus-friendly architecture including programmable slew-rate control

– Open-drain output option

– Programmable security bit for protection of proprietary designs

– Built-in boundary-scan testcircuitry compliant with IEEE Std. 1149.1

– Supports hot-socketing operation

– Programmable ground pins

■ Advanced architecture features

– Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance

– Configurable expander product-term distribution, allowing up to 32 product terms per macrocell

– Programmable macrocell registers with individual clear, preset, clock, and clock enable controls

– Two global clock signals with optional inversion

– Programmable power-up states for macrocell registers

– 6 to 10 pin- or logic-driven output enable signals

■ Advanced package options

– Pin counts ranging from 44 to 256 ina variety of thin quad flat pack (TQFP), plastic quad flatpack (PQFP), ball-grid array (BGA), space-saving FineLine BGATM, 0.8-mm Ultra FineLine BGA, and plastic J-lead chip carrier (PLCC) packages

– Pin-compatibility with other MAX 7000B devices in the same package

■ Advanced software support

– Software design support and automatic place-and-route provided by Altera’s MAX+PLUS? II development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations

– Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPMs), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest

– Programming support with Altera’s Master Programming Unit (MPU), MasterBlasterTM serial/universal serial bus (USB) communications cable, and ByteBlasterMVTM parallel port download cable, as well as programming hardware from third party manufacturers and any JamTM STAPL File (.jam), Jam Byte Code File (.jbc), or Serial Vector Format File (.svf)-capable in circuit tester

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    EPM7064BTC100-5

  • 制造商:

    Intel

  • 類別:

    集成電路(IC) > CPLD(復(fù)雜可編程邏輯器件)

  • 系列:

    MAX? 7000B

  • 包裝:

    托盤(pán)

  • 可編程類型:

    系統(tǒng)內(nèi)可編程

  • 供電電壓 - 內(nèi)部:

    2.375V ~ 2.625V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    100-TQFP

  • 供應(yīng)商器件封裝:

    100-TQFP(14x14)

  • 描述:

    IC CPLD 64MC 5NS 100TQFP

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
ALTERA
00+
PLCC44
2450
全新原裝進(jìn)口自己庫(kù)存優(yōu)勢(shì)
詢價(jià)
ALTERA
1844+
QFP
6528
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!!
詢價(jià)
ALTERA
25+
TQFP
3000
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售
詢價(jià)
ALTERA
05+
原廠原裝
4255
只做全新原裝真實(shí)現(xiàn)貨供應(yīng)
詢價(jià)
ALTERA
TQFP
2500
中國(guó)領(lǐng)先的ALTERA嵌入式專業(yè)分銷商!原裝正品!
詢價(jià)
ALTERA
23+
132
詢價(jià)
ALTERA
24+
BGA
13500
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系
詢價(jià)
Altera
23+
100-LBGA
11200
主營(yíng):汽車電子,停產(chǎn)物料,軍工IC
詢價(jià)
ALTERA
23+
BGAQFP
8659
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì).
詢價(jià)
ALTERA/阿爾特拉
23+
QFP44
30000
原裝現(xiàn)貨,假一賠十.
詢價(jià)