最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>DS90C365AMTSLASHNOPB.A>規(guī)格書詳情

DS90C365AMTSLASHNOPB.A中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

DS90C365AMTSLASHNOPB.A
廠商型號

DS90C365AMTSLASHNOPB.A

功能描述

3.3V Programmable LVDS Transmitter 18-Bit Flat Panel Display Link-87.5 MHz

絲印標(biāo)識

DS90C365AMT

封裝外殼

TSSOP

文件大小

663.87 Kbytes

頁面數(shù)量

20

生產(chǎn)廠商

TI2

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-15 18:51:00

人工找貨

DS90C365AMTSLASHNOPB.A價格和庫存,歡迎聯(lián)系客服免費人工找貨

DS90C365AMTSLASHNOPB.A規(guī)格書詳情

1FEATURES

23? Pin-to-pin compatible to DS90C363,

DS90C363A and DS90C365

? No special start-up sequence required

between clock/data and /PD pins. Input signals

(clock and data) can be applied either before

or after the device is powered.

? Support Spread Spectrum Clocking up to

100kHz frequency modulation & deviations of

±2.5% center spread or -5% down spread.

? “Input Clock Detection” feature will pull all

LVDS pairs to logic low when input clock is

missing and when /PD pin is logic high.

? 18 to 87.5 MHz shift clock support

? Tx power consumption < 146 mW (typ) at 87.5

MHz Grayscale

? Tx Power-down mode < 37 uW (typ)

? Supports VGA, SVGA, XGA, SXGA (dual pixel),

SXGA+ (dual pixel), UXGA (dual pixel).

? Narrow bus reduces cable size and cost

? Up to 1.785 Gbps throughput

? Up to 223.125 Megabytes/sec bandwidth

? 345 mV (typ) swing LVDS devices for low EMI

? PLL requires no external components

? Compliant to TIA/EIA-644 LVDS standard

? Low profile 48-lead TSSOP package

DESCRIPTION

The DS90C365A is a pin to pin compatible

replacement for DS90C363, DS90C363A and

DS90C365. The DS90C365A has additional features

and improvements making it an ideal replacement for

DS90C363, DS90C363A and DS90C365. family of

LVDS Transmitters.

The DS90C365A transmitter converts 21 bits of

LVCMOS/LVTTL data into four LVDS (Low Voltage

Differential Signaling) data streams. A phase-locked

transmit clock is transmitted in parallel with the data

streams over the fourth LVDS link. Every cycle of the

transmit clock 21 bits RGB of input data are sampled

and transmitted. At a transmit clock frequency of 87.5

MHz, 21 bits of RGB data and 3 bits of LCD timing

and control data (FPLINE, FPFRAME, DRDY) are

transmitted at a rate of 612.5 Mbps per LVDS data

channel. Using a 87.5 MHz clock, the data throughput

is 229.687 Mbytes/sec. This transmitter can be

programmed for Rising edge strobe or Falling edge

strobe through a dedicated pin. A Rising edge or

Falling edge strobe transmitter will interoperate with a

Falling edge strobe FPDLink Receiver without any

translation logic.

This chipset is an ideal means to solve EMI and

cable size problems associated with wide, high-speed TTL interfaces with added Spead Spectrum Clocking

support..

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
NS/國半
23+
TSSOP48
8678
原廠原裝
詢價
NS
2016+
TSSOP48
3309
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價
TI/德州儀器
24+
TSSOP48
4
十年芯程一路原裝
詢價
NS
20+
TSSOP48
19570
原裝優(yōu)勢主營型號-可開原型號增稅票
詢價
TI
24+
TSSOP48
30000
TI一級代理商專營進口原裝現(xiàn)貨假一賠十
詢價
NS/國半
22+
TSSOP48
12245
現(xiàn)貨,原廠原裝假一罰十!
詢價
NSC/國半
25+
TSSOP48
14
原裝正品,假一罰十!
詢價
NS
2450+
TSSOP48
8850
只做原裝正品假一賠十為客戶做到零風(fēng)險!!
詢價
NS
24+
TSSOP48
30000
房間原裝現(xiàn)貨特價熱賣,有單詳談
詢價
TI/德州儀器
25+
TSSOP48
880000
明嘉萊只做原裝正品現(xiàn)貨
詢價