首頁>DS90C365AMTSLASHNOPB>規(guī)格書詳情
DS90C365AMTSLASHNOPB中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
DS90C365AMTSLASHNOPB |
功能描述 | 3.3V Programmable LVDS Transmitter 18-Bit Flat Panel Display Link-87.5 MHz |
絲印標(biāo)識(shí) | |
封裝外殼 | TSSOP |
文件大小 |
663.87 Kbytes |
頁面數(shù)量 |
20 頁 |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱 |
TI2【德州儀器】 |
中文名稱 | 美國德州儀器公司官網(wǎng) |
原廠標(biāo)識(shí) | TI2 |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-2 10:55:00 |
人工找貨 | DS90C365AMTSLASHNOPB價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
DS90C365AMTSLASHNOPB規(guī)格書詳情
1FEATURES
23? Pin-to-pin compatible to DS90C363,
DS90C363A and DS90C365
? No special start-up sequence required
between clock/data and /PD pins. Input signals
(clock and data) can be applied either before
or after the device is powered.
? Support Spread Spectrum Clocking up to
100kHz frequency modulation & deviations of
±2.5% center spread or -5% down spread.
? “Input Clock Detection” feature will pull all
LVDS pairs to logic low when input clock is
missing and when /PD pin is logic high.
? 18 to 87.5 MHz shift clock support
? Tx power consumption < 146 mW (typ) at 87.5
MHz Grayscale
? Tx Power-down mode < 37 uW (typ)
? Supports VGA, SVGA, XGA, SXGA (dual pixel),
SXGA+ (dual pixel), UXGA (dual pixel).
? Narrow bus reduces cable size and cost
? Up to 1.785 Gbps throughput
? Up to 223.125 Megabytes/sec bandwidth
? 345 mV (typ) swing LVDS devices for low EMI
? PLL requires no external components
? Compliant to TIA/EIA-644 LVDS standard
? Low profile 48-lead TSSOP package
DESCRIPTION
The DS90C365A is a pin to pin compatible
replacement for DS90C363, DS90C363A and
DS90C365. The DS90C365A has additional features
and improvements making it an ideal replacement for
DS90C363, DS90C363A and DS90C365. family of
LVDS Transmitters.
The DS90C365A transmitter converts 21 bits of
LVCMOS/LVTTL data into four LVDS (Low Voltage
Differential Signaling) data streams. A phase-locked
transmit clock is transmitted in parallel with the data
streams over the fourth LVDS link. Every cycle of the
transmit clock 21 bits RGB of input data are sampled
and transmitted. At a transmit clock frequency of 87.5
MHz, 21 bits of RGB data and 3 bits of LCD timing
and control data (FPLINE, FPFRAME, DRDY) are
transmitted at a rate of 612.5 Mbps per LVDS data
channel. Using a 87.5 MHz clock, the data throughput
is 229.687 Mbytes/sec. This transmitter can be
programmed for Rising edge strobe or Falling edge
strobe through a dedicated pin. A Rising edge or
Falling edge strobe transmitter will interoperate with a
Falling edge strobe FPDLink Receiver without any
translation logic.
This chipset is an ideal means to solve EMI and
cable size problems associated with wide, high-speed TTL interfaces with added Spead Spectrum Clocking
support..
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NS |
2025+ |
TSSOP48 |
3365 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價(jià) | ||
TI |
22+ |
TSSOP48 |
32505 |
原裝正品現(xiàn)貨,可開13個(gè)點(diǎn)稅 |
詢價(jià) | ||
NS |
24+ |
TSSOP |
69 |
詢價(jià) | |||
TI/德州儀器 |
22+ |
TSSOP48 |
12140 |
原裝正品 |
詢價(jià) | ||
NS |
24+ |
TSSOP48 |
30000 |
房間原裝現(xiàn)貨特價(jià)熱賣,有單詳談 |
詢價(jià) | ||
NSC |
21+ |
TSSOP |
12588 |
原裝正品,自己庫存 假一罰十 |
詢價(jià) | ||
NS |
20+ |
TSSOP48 |
2960 |
誠信交易大量庫存現(xiàn)貨 |
詢價(jià) | ||
TI/德州儀器 |
24+ |
TSSOP48 |
7671 |
原裝正品.優(yōu)勢(shì)專營(yíng) |
詢價(jià) | ||
NS/國半 |
24+ |
TSSOP48 |
9600 |
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單! |
詢價(jià) | ||
TI |
23+ |
TSSOP48 |
7300 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) |