最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>CY7C1360A-225BGC>規(guī)格書詳情

CY7C1360A-225BGC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

CY7C1360A-225BGC
廠商型號

CY7C1360A-225BGC

功能描述

256K x 36/512K x 18 Synchronous Pipelined Burst SRAM

文件大小

558.86 Kbytes

頁面數(shù)量

28

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

CYPRESS賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識
CYPRESS
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-3 10:50:00

人工找貨

CY7C1360A-225BGC價格和庫存,歡迎聯(lián)系客服免費人工找貨

CY7C1360A-225BGC規(guī)格書詳情

Functional Description

The Cypress Synchronous Burst SRAM family employs high-speed, low-power CMOS designs using advanced triple-layer polysilicon, double-layer metal technology. Each memory cell consists of four transistors and two high-valued resistors. The CY7C1360A and CY7C1362A SRAMs integrate 262,144 ×36 and 524,288×18 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE), depth-expansion Chip Enables (CE2and CE3), burst control inputs (ADSC, ADSP, and ADV), Write Enables (BWa, BWb, BWc, BWd, and BWE), and global Write (GW). However, the CE3chip enable input is only available for the TA package version.

特性 Features

? Fast access times: 2.5 ns, 3.0 ns, and 3.5 ns

? Fast clock speed: 225, 200, 166, and 150 MHz

? Fast OEaccess times: 2.5 ns, 3.0 ns, and 3.5 ns

? Optimal for depth expansion (one cycle chip deselect to eliminate bus contention)

? 3.3V –5 and +10 power supply

? 3.3V or 2.5V I/O supply

? 5V-tolerant inputs except I/Os

? Clamp diodes to VSSat all inputs and outputs

? Common data inputs and data outputs

? Byte Write Enable and Global Write control

? Multiple chip enables for depth expansion: three chip enables for A package version and two chip enables for BG and AJ package versions

? Address pipeline capability

? Address, data, and control registers

? Internally self-timed Write Cycle

? Burst control pins (interleaved or linear burst sequence)

? Automatic power-down feature available using ZZ mode or CE deselect

? JTAG boundary scan for BG and AJ package version

? Low-profile 119-bump, 14-mm × 22-mm PBGA (Ball Grid Array) and 100-pin TQFP packages

產(chǎn)品屬性

  • 型號:

    CY7C1360A-225BGC

  • 制造商:

    Cypress Semiconductor

  • 功能描述:

    SRAM Chip Sync Quad 3.3V 9M-Bit 256K x 36 2.5ns 119-Pin BGA

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
CYPRESS
24+
QFP
803
詢價
CY
BGA
321
正品原裝--自家現(xiàn)貨-實單可談
詢價
CYPRESS/賽普拉斯
24+
TQFP
33487
鄭重承諾只做原裝進口現(xiàn)貨
詢價
CYPRESS
25+
QFP
1250
大量現(xiàn)貨庫存,提供一站式服務(wù)!
詢價
CYPRESS/賽普拉斯
23+
TQFP
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
CYPRESS/賽普拉斯
25+
TQFP
48
原裝正品,假一罰十!
詢價
CYPRESS/賽普拉斯
24+
TSOP
8336
公司現(xiàn)貨庫存,支持實單
詢價
23+
原廠正規(guī)渠道
5000
專注配單,只做原裝進口現(xiàn)貨
詢價
CYPRESS/賽普拉斯
23+
QFP
3000
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價
CYPRESS
22+
TQFP100
25000
只有原裝絕對原裝,支持BOM配單!
詢價