首頁>CY7C1315JV18-250BZC>規(guī)格書詳情
CY7C1315JV18-250BZC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
CY7C1315JV18-250BZC |
功能描述 | 18-Mbit QDR II SRAM 4-Word Burst Architecture |
文件大小 |
689.64 Kbytes |
頁面數(shù)量 |
27 頁 |
生產(chǎn)廠商 | CYPRESS CypressSemiconductor |
中文名稱 | 賽普拉斯 賽普拉斯半導(dǎo)體公司 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-8 14:03:00 |
人工找貨 | CY7C1315JV18-250BZC價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- CY7C1315CV18-300BZXC
- CY7C1315CV18-278BZC
- CY7C1315CV18-250BZXC
- CY7C1315CV18-300BZI
- CY7C1315CV18-250BZI
- CY7C1315CV18-250BZXI
- CY7C1315CV18-167BZC
- CY7C1315CV18-167BZXI
- CY7C1315CV18-167BZI
- CY7C1315CV18-300BZC
- CY7C1315CV18-278BZXC
- CY7C1315CV18-200BZXC
- CY7C1315CV18-200BZXI
- CY7C1315CV18
- CY7C1315CV18-300BZXI
- CY7C1315CV18-278BZI
- CY7C1315CV18-250BZC
- CY7C1315CV18-200BZC
CY7C1315JV18-250BZC規(guī)格書詳情
Functional Description
The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.
特性 Features
■ Separate Independent Read and Write Data Ports
? Supports concurrent transactions
■ 300 MHz Clock for High Bandwidth
■ 4-word Burst for reducing Address Bus Frequency
■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz
■ Two Input Clocks (K and K) for Precise DDR Timing
? SRAM uses rising edges only
■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches
■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems
■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports
■ Separate Port Selects for Depth Expansion
■ Synchronous Internally Self-timed Writes
■ QDR? II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled
■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode
■ Available in x8, x9, x18, and x36 configurations
■ Full Data Coherency, providing most current Data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable Drive HSTL Output Buffers
■ JTAG 1149.1 Compatible Test Access Port
■ Delay Lock Loop (DLL) for Accurate Data Placement
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYP |
24+ |
N/A |
5650 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢庫存! |
詢價(jià) | ||
Cypress Semiconductor Corp |
25+ |
165-LBGA |
9350 |
獨(dú)立分銷商 公司只做原裝 誠心經(jīng)營 免費(fèi)試樣正品保證 |
詢價(jià) | ||
CYPRESS |
2138+ |
原廠標(biāo)準(zhǔn)封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現(xiàn)貨 |
詢價(jià) | ||
CYPRES |
ROHS+Original |
NA |
1014 |
專業(yè)電子元器件供應(yīng)鏈/QQ 350053121 /正納電子 |
詢價(jià) | ||
Cypress |
22+ |
165FBGA (13x15) |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
Cypress Semiconductor Corp |
21+ |
165-TBGA |
5280 |
進(jìn)口原裝!長期供應(yīng)!絕對優(yōu)勢價(jià)格(誠信經(jīng)營 |
詢價(jià) | ||
CYPRESS(賽普拉斯) |
24+ |
LBGA165 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
23+ |
NA |
10000 |
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價(jià)格優(yōu)勢、品種 |
詢價(jià) | ||
SPANSION(飛索) |
2447 |
FBGA-165(13x15) |
315000 |
136個/托盤一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長 |
詢價(jià) |